避免硬件重编译的仿真加速

Kyuho Shim, Kesava R. Talupuru, M. Ciesielski, Seiyang Yang
{"title":"避免硬件重编译的仿真加速","authors":"Kyuho Shim, Kesava R. Talupuru, M. Ciesielski, Seiyang Yang","doi":"10.1109/VLSI.2008.62","DOIUrl":null,"url":null,"abstract":"This work is based on a premise that in traditional, simulation-based RTL functional verification reducing total debugging turnaround time (which includes both the simulation execution time and the compilation time) is much more desirable than simply increasing the simulation speed. This is due to the repeated nature of the debugging process, which includes a large number of simulation and compilation steps. While the HDL compilation process is fast, pure HDL simulation suffers from extremely long simulation execution time. On the other hand, HW-assisted simulation acceleration is characterized by fast execution, but suffers from a long HW re-compilation time, required whenever the design is modified for debugging. This paper proposes an efficient HW-assisted simulation acceleration method based on HW re-compilation avoidance, which can significantly reduce the debugging turnaround time, while maintaining its high execution speed.","PeriodicalId":143886,"journal":{"name":"21st International Conference on VLSI Design (VLSID 2008)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2008-01-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Simulation Acceleration with HW Re-Compilation Avoidance\",\"authors\":\"Kyuho Shim, Kesava R. Talupuru, M. Ciesielski, Seiyang Yang\",\"doi\":\"10.1109/VLSI.2008.62\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work is based on a premise that in traditional, simulation-based RTL functional verification reducing total debugging turnaround time (which includes both the simulation execution time and the compilation time) is much more desirable than simply increasing the simulation speed. This is due to the repeated nature of the debugging process, which includes a large number of simulation and compilation steps. While the HDL compilation process is fast, pure HDL simulation suffers from extremely long simulation execution time. On the other hand, HW-assisted simulation acceleration is characterized by fast execution, but suffers from a long HW re-compilation time, required whenever the design is modified for debugging. This paper proposes an efficient HW-assisted simulation acceleration method based on HW re-compilation avoidance, which can significantly reduce the debugging turnaround time, while maintaining its high execution speed.\",\"PeriodicalId\":143886,\"journal\":{\"name\":\"21st International Conference on VLSI Design (VLSID 2008)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-01-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"21st International Conference on VLSI Design (VLSID 2008)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSI.2008.62\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"21st International Conference on VLSI Design (VLSID 2008)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI.2008.62","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

这项工作是基于这样一个前提:在传统的、基于仿真的RTL功能验证中,减少总调试周转时间(包括仿真执行时间和编译时间)比简单地提高仿真速度更可取。这是由于调试过程的重复性,其中包括大量的模拟和编译步骤。虽然HDL编译过程很快,但纯HDL仿真的仿真执行时间非常长。另一方面,HW辅助仿真加速的特点是执行速度快,但需要较长的HW重新编译时间,每当修改设计进行调试时都需要这样做。本文提出了一种基于避免硬件重编译的高效硬件辅助仿真加速方法,该方法可以在保持高执行速度的同时显著缩短调试周转时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Simulation Acceleration with HW Re-Compilation Avoidance
This work is based on a premise that in traditional, simulation-based RTL functional verification reducing total debugging turnaround time (which includes both the simulation execution time and the compilation time) is much more desirable than simply increasing the simulation speed. This is due to the repeated nature of the debugging process, which includes a large number of simulation and compilation steps. While the HDL compilation process is fast, pure HDL simulation suffers from extremely long simulation execution time. On the other hand, HW-assisted simulation acceleration is characterized by fast execution, but suffers from a long HW re-compilation time, required whenever the design is modified for debugging. This paper proposes an efficient HW-assisted simulation acceleration method based on HW re-compilation avoidance, which can significantly reduce the debugging turnaround time, while maintaining its high execution speed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Memory Design and Advanced Semiconductor Technology A Robust Architecture for Flip-Flops Tolerant to Soft-Errors and Transients from Combinational Circuits IEEE Market-Oriented Standards Process and the EDA Industry Concurrent Multi-Dimensional Adaptation for Low-Power Operation in Wireless Devices MoCSYS: A Multi-Clock Hybrid Two-Layer Router Architecture and Integrated Topology Synthesis Framework for System-Level Design of FPGA Based On-Chip Networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1