VLSI的流水线乘法器布局

B. Shirazi, P. Mukherjee
{"title":"VLSI的流水线乘法器布局","authors":"B. Shirazi, P. Mukherjee","doi":"10.1109/REG5.1988.15913","DOIUrl":null,"url":null,"abstract":"The proposed multiplier views the operations as a logical one, without using addition or counting. Such a novel view provides grounds for a high pipeline throughput. The authors discuss the algorithm and then the cell design, cell placement, and a routing scheme in the VLSI layout of the proposed multiplier using CMOS technology. Then they compare their design against a number of recently proposed systolic multipliers, using multiplication delay as the comparison measure. They conclude that the proposed design outperforms most of the existing schemes for different multiplication sizes.<<ETX>>","PeriodicalId":126733,"journal":{"name":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI layout of a pipelined multiplier\",\"authors\":\"B. Shirazi, P. Mukherjee\",\"doi\":\"10.1109/REG5.1988.15913\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The proposed multiplier views the operations as a logical one, without using addition or counting. Such a novel view provides grounds for a high pipeline throughput. The authors discuss the algorithm and then the cell design, cell placement, and a routing scheme in the VLSI layout of the proposed multiplier using CMOS technology. Then they compare their design against a number of recently proposed systolic multipliers, using multiplication delay as the comparison measure. They conclude that the proposed design outperforms most of the existing schemes for different multiplication sizes.<<ETX>>\",\"PeriodicalId\":126733,\"journal\":{\"name\":\"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1988-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/REG5.1988.15913\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Region 5 Conference, 1988: 'Spanning the Peaks of Electrotechnology'","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/REG5.1988.15913","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

建议的乘数将操作视为逻辑操作,而不使用加法或计数。这种新颖的观点为高管道吞吐量提供了依据。作者讨论了算法,然后讨论了采用CMOS技术的乘法器在VLSI布局中的单元设计,单元放置和路由方案。然后,他们将他们的设计与一些最近提出的收缩乘法器进行比较,使用乘法延迟作为比较措施。他们得出的结论是,对于不同的乘法大小,所提出的设计优于大多数现有方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
VLSI layout of a pipelined multiplier
The proposed multiplier views the operations as a logical one, without using addition or counting. Such a novel view provides grounds for a high pipeline throughput. The authors discuss the algorithm and then the cell design, cell placement, and a routing scheme in the VLSI layout of the proposed multiplier using CMOS technology. Then they compare their design against a number of recently proposed systolic multipliers, using multiplication delay as the comparison measure. They conclude that the proposed design outperforms most of the existing schemes for different multiplication sizes.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A diagnostic advisor Computer-aided evaluation of satellite networks in hostile environments PRF set selection for pulse-Doppler radars Modeling multiple access to a hard limiting direct-sequence spread spectrum satellite repeater using phasor analysis Parallel implementations of a branch-and-bound algorithm for the optimization of distributed database computer networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1