Ahmad Zubair, J. Perozek, J. Niroula, O. Aktas, V. Odnoblyudov, T. Palacios
{"title":"GaN垂直功率场效应管在工程基板上的首次演示","authors":"Ahmad Zubair, J. Perozek, J. Niroula, O. Aktas, V. Odnoblyudov, T. Palacios","doi":"10.1109/DRC50226.2020.9135176","DOIUrl":null,"url":null,"abstract":"GaN vertical power FinFETs are promising high voltage switches for the next generation of high-frequency power electronics applications. Thanks to a vertical fin channel, the device offers excellent electrostatic and threshold voltage control, eliminating the need for epitaxial regrowth 1 or p-type doping 2 unlike other vertical GaN power transistors. Vertical GaN FinFETs with 1200 V breakdown voltage (BV), 5 A current rating and excellent switching figure of merit have been demonstrated recently on free-standing GaN substrates 3 . Despite this promising performance, the commercialization of these devices has been limited by the high cost ($50-$100/cm 2 ) and small diameter (~ 2 inch) of free-standing GaN substrates. The use of GaN-on-Si wafers could reduce the substrate cost by ×1000, however the growth of the thick (~10 μm or thicker) drift layers required for kV class applications is extremely challenging on Si. Alternatively, GaN grown on engineered substrates (QST ® ) with a matched thermal expansion coefficient could enable low-cost vertical GaN FinFETs with thick (>10 μm) drift layers and large wafer diameters (8-12 inch). In this work, we demonstrate GaN power FinFETs on engineered substrates for the first time.","PeriodicalId":397182,"journal":{"name":"2020 Device Research Conference (DRC)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"First Demonstration of GaN Vertical Power FinFETs on Engineered Substrate\",\"authors\":\"Ahmad Zubair, J. Perozek, J. Niroula, O. Aktas, V. Odnoblyudov, T. Palacios\",\"doi\":\"10.1109/DRC50226.2020.9135176\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"GaN vertical power FinFETs are promising high voltage switches for the next generation of high-frequency power electronics applications. Thanks to a vertical fin channel, the device offers excellent electrostatic and threshold voltage control, eliminating the need for epitaxial regrowth 1 or p-type doping 2 unlike other vertical GaN power transistors. Vertical GaN FinFETs with 1200 V breakdown voltage (BV), 5 A current rating and excellent switching figure of merit have been demonstrated recently on free-standing GaN substrates 3 . Despite this promising performance, the commercialization of these devices has been limited by the high cost ($50-$100/cm 2 ) and small diameter (~ 2 inch) of free-standing GaN substrates. The use of GaN-on-Si wafers could reduce the substrate cost by ×1000, however the growth of the thick (~10 μm or thicker) drift layers required for kV class applications is extremely challenging on Si. Alternatively, GaN grown on engineered substrates (QST ® ) with a matched thermal expansion coefficient could enable low-cost vertical GaN FinFETs with thick (>10 μm) drift layers and large wafer diameters (8-12 inch). In this work, we demonstrate GaN power FinFETs on engineered substrates for the first time.\",\"PeriodicalId\":397182,\"journal\":{\"name\":\"2020 Device Research Conference (DRC)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 Device Research Conference (DRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC50226.2020.9135176\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Device Research Conference (DRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC50226.2020.9135176","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
First Demonstration of GaN Vertical Power FinFETs on Engineered Substrate
GaN vertical power FinFETs are promising high voltage switches for the next generation of high-frequency power electronics applications. Thanks to a vertical fin channel, the device offers excellent electrostatic and threshold voltage control, eliminating the need for epitaxial regrowth 1 or p-type doping 2 unlike other vertical GaN power transistors. Vertical GaN FinFETs with 1200 V breakdown voltage (BV), 5 A current rating and excellent switching figure of merit have been demonstrated recently on free-standing GaN substrates 3 . Despite this promising performance, the commercialization of these devices has been limited by the high cost ($50-$100/cm 2 ) and small diameter (~ 2 inch) of free-standing GaN substrates. The use of GaN-on-Si wafers could reduce the substrate cost by ×1000, however the growth of the thick (~10 μm or thicker) drift layers required for kV class applications is extremely challenging on Si. Alternatively, GaN grown on engineered substrates (QST ® ) with a matched thermal expansion coefficient could enable low-cost vertical GaN FinFETs with thick (>10 μm) drift layers and large wafer diameters (8-12 inch). In this work, we demonstrate GaN power FinFETs on engineered substrates for the first time.