基于流水线硬件架构的AES算法速度优化

Dheeraj Punia, Brahmjit Singh
{"title":"基于流水线硬件架构的AES算法速度优化","authors":"Dheeraj Punia, Brahmjit Singh","doi":"10.1109/ICCES45898.2019.9002086","DOIUrl":null,"url":null,"abstract":"Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.","PeriodicalId":348347,"journal":{"name":"2019 International Conference on Communication and Electronics Systems (ICCES)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Speed Optimization of the AES Algorithm Using Pipeline Hardware Architecture\",\"authors\":\"Dheeraj Punia, Brahmjit Singh\",\"doi\":\"10.1109/ICCES45898.2019.9002086\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.\",\"PeriodicalId\":348347,\"journal\":{\"name\":\"2019 International Conference on Communication and Electronics Systems (ICCES)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Communication and Electronics Systems (ICCES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCES45898.2019.9002086\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Communication and Electronics Systems (ICCES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCES45898.2019.9002086","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

具有高级密钥执行技术的安全加密算法不断帮助实现数据的隐私、验证和安全性,并减少系统的开销。目前,主要的加密技术是高级加密标准AES (advanced Encryption Standard)。128位流水线密码AES组件采用对称分组密码算法对数据进行加密。我们的应用程序通过有效的轮间和轮内布局实现了25.6 Gbps的高级加密。该模块是在Xilinx ISE®Design Suite 14.7上设计的,并针对更快的转换速度进行了优化,因为该模块基于流水线架构来执行称为轮的重复操作数组。设计的模块适用于高安全性的数据通信、图像处理等嵌入式应用。流水线架构减少了与每个加密过程相关的时间,并减少了明文块加密所需的总时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Speed Optimization of the AES Algorithm Using Pipeline Hardware Architecture
Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Automated Library System Using Robotic Arm Road Crack Detection and Segmentation for Autonomous Driving Design and Simulation of Two Stage Sample and Hold Circuit with Low Power using Current Controlled Conveyor The PI Controllers and its optimal tuning for Load Frequency Control (LFC) of Hybrid Hydro-thermal Power Systems Low Power Hardware Based Real Time Music System and Digital Data Transmission Using FPGA
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1