信号自适应智能时频信号分析系统的硬件实现

Veselin N. Ivanović, Srdjan Jovanovski, Nevena Radović, Z. Uskokovic
{"title":"信号自适应智能时频信号分析系统的硬件实现","authors":"Veselin N. Ivanović, Srdjan Jovanovski, Nevena Radović, Z. Uskokovic","doi":"10.1109/MECO.2014.6862661","DOIUrl":null,"url":null,"abstract":"This paper outlines the development of an efficient multi-cycle, signal adaptive hardware design of a system for time-frequency (TF) signal analysis, suitable for real-time implementation on an integrated chip. The proposed design allows the implemented system to take variable number of clock (CLK) cycles (the only necessary ones regarding the high auto-terms quality) in different TF points within the execution. In this way, the proposed design optimizes execution time of the implemented system, producing a pure cross-terms-free Wigner distribution (WD) signal representation. Additionally, the proposed multi-cycle design optimizes both critical design performances, related to the complexity of the hardware, and the CLK cycle time. The design has been verified by a field-programmable gate array (FPGA) circuit design, suitable of performing processing of nonstationary signals in real-time.","PeriodicalId":416168,"journal":{"name":"2014 3rd Mediterranean Conference on Embedded Computing (MECO)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Signal adaptive hardware implementation of a smart system for time-frequency signal analysis\",\"authors\":\"Veselin N. Ivanović, Srdjan Jovanovski, Nevena Radović, Z. Uskokovic\",\"doi\":\"10.1109/MECO.2014.6862661\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper outlines the development of an efficient multi-cycle, signal adaptive hardware design of a system for time-frequency (TF) signal analysis, suitable for real-time implementation on an integrated chip. The proposed design allows the implemented system to take variable number of clock (CLK) cycles (the only necessary ones regarding the high auto-terms quality) in different TF points within the execution. In this way, the proposed design optimizes execution time of the implemented system, producing a pure cross-terms-free Wigner distribution (WD) signal representation. Additionally, the proposed multi-cycle design optimizes both critical design performances, related to the complexity of the hardware, and the CLK cycle time. The design has been verified by a field-programmable gate array (FPGA) circuit design, suitable of performing processing of nonstationary signals in real-time.\",\"PeriodicalId\":416168,\"journal\":{\"name\":\"2014 3rd Mediterranean Conference on Embedded Computing (MECO)\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-06-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 3rd Mediterranean Conference on Embedded Computing (MECO)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MECO.2014.6862661\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 3rd Mediterranean Conference on Embedded Computing (MECO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MECO.2014.6862661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文概述了一种高效的多周期、信号自适应的时频(TF)信号分析系统硬件设计,适合在集成芯片上实时实现。提出的设计允许实现的系统在执行的不同TF点上采用可变数量的时钟(CLK)周期(关于高自动条件质量的唯一必要周期)。通过这种方式,所提出的设计优化了所实现系统的执行时间,产生了纯无交叉项的维格纳分布(WD)信号表示。此外,提出的多周期设计优化了与硬件复杂性相关的关键设计性能和CLK周期时间。该设计已通过现场可编程门阵列(FPGA)电路设计进行验证,该电路适合于对非平稳信号进行实时处理。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Signal adaptive hardware implementation of a smart system for time-frequency signal analysis
This paper outlines the development of an efficient multi-cycle, signal adaptive hardware design of a system for time-frequency (TF) signal analysis, suitable for real-time implementation on an integrated chip. The proposed design allows the implemented system to take variable number of clock (CLK) cycles (the only necessary ones regarding the high auto-terms quality) in different TF points within the execution. In this way, the proposed design optimizes execution time of the implemented system, producing a pure cross-terms-free Wigner distribution (WD) signal representation. Additionally, the proposed multi-cycle design optimizes both critical design performances, related to the complexity of the hardware, and the CLK cycle time. The design has been verified by a field-programmable gate array (FPGA) circuit design, suitable of performing processing of nonstationary signals in real-time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Anthropogenic situation express monitoring on the base of the fuzzy neural networks Comparison analysis of myriad estimator calculation algorithms CS performance analysis for the musical signals reconstruction Construction and exploitation of VLIW asips with multiple vector-widths Area coverage in wireless sensor network by using harmony search algorithm
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1