{"title":"SiC JFET逆变器中基片电容耦合导致的传导电磁干扰","authors":"X. Gong, J. Ferreira","doi":"10.1109/APEC.2013.6520644","DOIUrl":null,"url":null,"abstract":"This paper investigates the conducted EMI in SiC JFETs based inverters for motor drives under the influence of capacitive coupling from two types of substrates - Insulated Metal Substrate (IMS) and heat sinks. The inverter prototypes are implemented with the discrete SiC Transistors attached on top of the two substrates, which creates capacitive coupling between the device drain plate and the substrate base plate. The resulting EMC differences are analyzed and compared. It is found that the employment of IMS significantly deteriorates the EMC performance due to the extensive capacitive coupling magnitude. The method of using another substrate layout - each SiC JFET is placed on top of a separated heat sink to minimize the coupling is proposed. The EMI spectrums of the above inverters are compared under unfiltered and filtered conditions. It is found that the inverter version of using separated heat sinks reduces EMI both in the middle and high frequency ranges, which greatly releases the filtering effort. Finally, their different EMI filter requirements are analyzed and implemented, which effectively suppresses the conducted EMI to comply with the standard prescribed by IEC61800-3 C2 Qp.","PeriodicalId":256756,"journal":{"name":"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Conducted EMI in SiC JFET inverters due to substrate capacitive coupling\",\"authors\":\"X. Gong, J. Ferreira\",\"doi\":\"10.1109/APEC.2013.6520644\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper investigates the conducted EMI in SiC JFETs based inverters for motor drives under the influence of capacitive coupling from two types of substrates - Insulated Metal Substrate (IMS) and heat sinks. The inverter prototypes are implemented with the discrete SiC Transistors attached on top of the two substrates, which creates capacitive coupling between the device drain plate and the substrate base plate. The resulting EMC differences are analyzed and compared. It is found that the employment of IMS significantly deteriorates the EMC performance due to the extensive capacitive coupling magnitude. The method of using another substrate layout - each SiC JFET is placed on top of a separated heat sink to minimize the coupling is proposed. The EMI spectrums of the above inverters are compared under unfiltered and filtered conditions. It is found that the inverter version of using separated heat sinks reduces EMI both in the middle and high frequency ranges, which greatly releases the filtering effort. Finally, their different EMI filter requirements are analyzed and implemented, which effectively suppresses the conducted EMI to comply with the standard prescribed by IEC61800-3 C2 Qp.\",\"PeriodicalId\":256756,\"journal\":{\"name\":\"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-03-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APEC.2013.6520644\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Twenty-Eighth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEC.2013.6520644","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Conducted EMI in SiC JFET inverters due to substrate capacitive coupling
This paper investigates the conducted EMI in SiC JFETs based inverters for motor drives under the influence of capacitive coupling from two types of substrates - Insulated Metal Substrate (IMS) and heat sinks. The inverter prototypes are implemented with the discrete SiC Transistors attached on top of the two substrates, which creates capacitive coupling between the device drain plate and the substrate base plate. The resulting EMC differences are analyzed and compared. It is found that the employment of IMS significantly deteriorates the EMC performance due to the extensive capacitive coupling magnitude. The method of using another substrate layout - each SiC JFET is placed on top of a separated heat sink to minimize the coupling is proposed. The EMI spectrums of the above inverters are compared under unfiltered and filtered conditions. It is found that the inverter version of using separated heat sinks reduces EMI both in the middle and high frequency ranges, which greatly releases the filtering effort. Finally, their different EMI filter requirements are analyzed and implemented, which effectively suppresses the conducted EMI to comply with the standard prescribed by IEC61800-3 C2 Qp.