{"title":"使用BSIM-CMG模型的FinFET晶体管的标准单元库表征","authors":"Yu Yuan, C. G. Martin, E. Oruklu","doi":"10.1109/EIT.2015.7293388","DOIUrl":null,"url":null,"abstract":"In order to suppress the short channel effects and improve the scalability of transistors, FinFET devices have been proposed and increasingly adopted as successor of the conventional bulk CMOS. In this paper, we describe the characterization of a standard cell library based on FinFET, using the Predictive Technology Model (PTM) and BSIM-CMG models recently made available. RTL synthesis and HSPICE simulation results are presented to verify the correctness of the library, and performance is compared against conventional planar CMOS technology.","PeriodicalId":415614,"journal":{"name":"2015 IEEE International Conference on Electro/Information Technology (EIT)","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Standard cell library characterization for FinFET transistors using BSIM-CMG models\",\"authors\":\"Yu Yuan, C. G. Martin, E. Oruklu\",\"doi\":\"10.1109/EIT.2015.7293388\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to suppress the short channel effects and improve the scalability of transistors, FinFET devices have been proposed and increasingly adopted as successor of the conventional bulk CMOS. In this paper, we describe the characterization of a standard cell library based on FinFET, using the Predictive Technology Model (PTM) and BSIM-CMG models recently made available. RTL synthesis and HSPICE simulation results are presented to verify the correctness of the library, and performance is compared against conventional planar CMOS technology.\",\"PeriodicalId\":415614,\"journal\":{\"name\":\"2015 IEEE International Conference on Electro/Information Technology (EIT)\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-05-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electro/Information Technology (EIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EIT.2015.7293388\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electro/Information Technology (EIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EIT.2015.7293388","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Standard cell library characterization for FinFET transistors using BSIM-CMG models
In order to suppress the short channel effects and improve the scalability of transistors, FinFET devices have been proposed and increasingly adopted as successor of the conventional bulk CMOS. In this paper, we describe the characterization of a standard cell library based on FinFET, using the Predictive Technology Model (PTM) and BSIM-CMG models recently made available. RTL synthesis and HSPICE simulation results are presented to verify the correctness of the library, and performance is compared against conventional planar CMOS technology.