{"title":"不同循环迭代机制的多核数据流dsp设计","authors":"Shun Orita, Akiko Narita, K. Ichijo","doi":"10.1109/ICCE-Taiwan55306.2022.9869117","DOIUrl":null,"url":null,"abstract":"FPGA technology and dataflow approach offer the potential for high performance in many applications including IoT-connected consumer electronics and so on. A dataflow approach inherently brings the potential for parallel execution of programs. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work, we design LSC-Based DSPs with two different kinds of loop iteration mechanisms. We implement these our DSPs on an FPGA and measure the execution time of a test program.","PeriodicalId":164671,"journal":{"name":"2022 IEEE International Conference on Consumer Electronics - Taiwan","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Multicore Dataflow DSPs with Different Loop Iteration Mechanisms\",\"authors\":\"Shun Orita, Akiko Narita, K. Ichijo\",\"doi\":\"10.1109/ICCE-Taiwan55306.2022.9869117\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"FPGA technology and dataflow approach offer the potential for high performance in many applications including IoT-connected consumer electronics and so on. A dataflow approach inherently brings the potential for parallel execution of programs. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work, we design LSC-Based DSPs with two different kinds of loop iteration mechanisms. We implement these our DSPs on an FPGA and measure the execution time of a test program.\",\"PeriodicalId\":164671,\"journal\":{\"name\":\"2022 IEEE International Conference on Consumer Electronics - Taiwan\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-07-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Consumer Electronics - Taiwan\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE-Taiwan55306.2022.9869117\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Consumer Electronics - Taiwan","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE-Taiwan55306.2022.9869117","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Multicore Dataflow DSPs with Different Loop Iteration Mechanisms
FPGA technology and dataflow approach offer the potential for high performance in many applications including IoT-connected consumer electronics and so on. A dataflow approach inherently brings the potential for parallel execution of programs. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work, we design LSC-Based DSPs with two different kinds of loop iteration mechanisms. We implement these our DSPs on an FPGA and measure the execution time of a test program.