Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin
{"title":"可逆逻辑BCD加法器的低功耗优化设计","authors":"Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin","doi":"10.1109/WIECON-ECE.2017.8468893","DOIUrl":null,"url":null,"abstract":"Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.","PeriodicalId":188031,"journal":{"name":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Low power Optimum Design of BCD Adder in Reversible Logic\",\"authors\":\"Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin\",\"doi\":\"10.1109/WIECON-ECE.2017.8468893\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.\",\"PeriodicalId\":188031,\"journal\":{\"name\":\"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WIECON-ECE.2017.8468893\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WIECON-ECE.2017.8468893","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low power Optimum Design of BCD Adder in Reversible Logic
Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.