可逆逻辑BCD加法器的低功耗优化设计

Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin
{"title":"可逆逻辑BCD加法器的低功耗优化设计","authors":"Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin","doi":"10.1109/WIECON-ECE.2017.8468893","DOIUrl":null,"url":null,"abstract":"Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.","PeriodicalId":188031,"journal":{"name":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Low power Optimum Design of BCD Adder in Reversible Logic\",\"authors\":\"Nazma Tara, Md. Kamal Ibne Sufian, M. Islam, G. Roy, Selina Sharmin\",\"doi\":\"10.1109/WIECON-ECE.2017.8468893\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.\",\"PeriodicalId\":188031,\"journal\":{\"name\":\"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WIECON-ECE.2017.8468893\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WIECON-ECE.2017.8468893","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

可逆逻辑由于其独特的输入-输出映射可以恢复比特损失,从而降低功耗,近年来引起了人们的极大关注。本文提出了一种紧凑的$n -$位BCD加法器,其中提出了一种低成本的可逆ODU门。理论解释证明了所提出的设计的新颖性。以512位可逆BCD加法器为例,与现有最佳设计相比,本文设计的BCD加法器在所有性能指标上均有显著提高,在门数、垃圾输出、量子成本和延迟方面分别提高了38.46%、47.83%、70.60%和63.64%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Low power Optimum Design of BCD Adder in Reversible Logic
Reversible logic has captured significant attention in recent time as reducing power consumption by recovering bit loss from its unique input-output mapping. This paper presents a compact $n -$digit BCD adder where a low cost reversible ODU gate is proposed. Theoretical explanations certify the novelty of the proposed design. Comparing with previous works the proposed design shows significant improvement in all performance metrics compared to the best existing BCD adder, as an example, the proposed 512-bit reversible BCD adder improves 38.46%, 47.83%, 70.60% and 63.64% in terms of number of gates, garbage outputs, quantum cost and delay compared with the existing best design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Price Aware Residential Demand Response With Renewable Sources and Electric Vehicle Enhanced Power Generation from Piezoelectric System under Partial Vibration Condition Implementation of ABC Algorithm To Solve Simultaneous Substation Expansion And Transmission Expansion Planning Optimal PMU Placement for Complete Power System Observability under (P–1) Contingency Nanotechnology-Based Efficient Fault Tolerant Decoder in Reversible Logic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1