用于通信系统的6位线性二进制射频DAC,采用0.25µm SiGe BiCMOS

M. Khafaji, H. Gustat, C. Scheytt
{"title":"用于通信系统的6位线性二进制射频DAC,采用0.25µm SiGe BiCMOS","authors":"M. Khafaji, H. Gustat, C. Scheytt","doi":"10.1109/MWSYM.2010.5517724","DOIUrl":null,"url":null,"abstract":"This paper presents a circuit technique to improve the frequency domain behavior of the binary weighted digital to analog convertors (DAC). It is shown that by adding a current buffer stage, the effect of one of the major drawbacks in this architecture, the impedance variation in every stage, is reduced. To verify the method, a fully binary 6bit 20.5Gsps DAC with 1W power dissipation and measured SFDR higher than 28.2dBc up to 6.2GHz input bandwidth was fabricated. The DAC produces 1Vpp differential output, and less than 60ps full scale rise time.","PeriodicalId":341557,"journal":{"name":"2010 IEEE MTT-S International Microwave Symposium","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2010-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A 6 bit linear binary RF DAC in 0.25µm SiGe BiCMOS for communication systems\",\"authors\":\"M. Khafaji, H. Gustat, C. Scheytt\",\"doi\":\"10.1109/MWSYM.2010.5517724\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a circuit technique to improve the frequency domain behavior of the binary weighted digital to analog convertors (DAC). It is shown that by adding a current buffer stage, the effect of one of the major drawbacks in this architecture, the impedance variation in every stage, is reduced. To verify the method, a fully binary 6bit 20.5Gsps DAC with 1W power dissipation and measured SFDR higher than 28.2dBc up to 6.2GHz input bandwidth was fabricated. The DAC produces 1Vpp differential output, and less than 60ps full scale rise time.\",\"PeriodicalId\":341557,\"journal\":{\"name\":\"2010 IEEE MTT-S International Microwave Symposium\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE MTT-S International Microwave Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSYM.2010.5517724\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE MTT-S International Microwave Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2010.5517724","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

提出了一种改善二元加权数模转换器频域性能的电路技术。结果表明,通过增加电流缓冲级,减小了该结构的主要缺点之一,即每个级的阻抗变化。为了验证该方法,制作了一个全二进制6bit 20.5Gsps的DAC,功耗为1W,在6.2GHz输入带宽下测量的SFDR高于28.2dBc。DAC产生1Vpp差分输出,满量程上升时间小于60ps。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 6 bit linear binary RF DAC in 0.25µm SiGe BiCMOS for communication systems
This paper presents a circuit technique to improve the frequency domain behavior of the binary weighted digital to analog convertors (DAC). It is shown that by adding a current buffer stage, the effect of one of the major drawbacks in this architecture, the impedance variation in every stage, is reduced. To verify the method, a fully binary 6bit 20.5Gsps DAC with 1W power dissipation and measured SFDR higher than 28.2dBc up to 6.2GHz input bandwidth was fabricated. The DAC produces 1Vpp differential output, and less than 60ps full scale rise time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A new approach to design low cost, low complexity phased arrays Use of ground planes within the spatial images technique: Application to the analysis of rectangular multilayered shielded enclosures Negative and zero group velocity in microstrip/negative-refractive-index transmission-line couplers A dual-mode mm-wave injection-locked frequency divider with greater than 18% locking range in 65nm CMOS Asymmetric multilevel outphasing transmitter using class-E PAs with discrete pulse width modulation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1