J. Hsu, T. Su, G. Ouyang, Patt Chang, Kai Xiao, Falconee Lee, Y. L. Li
{"title":"用于印刷电路板布局后检查的通道噪声扫描","authors":"J. Hsu, T. Su, G. Ouyang, Patt Chang, Kai Xiao, Falconee Lee, Y. L. Li","doi":"10.1109/APEMC.2015.7175361","DOIUrl":null,"url":null,"abstract":"Channel noise scan (CNS) approach is proposed in this paper to efficiently analyse the potential VR-signal coupling issue in the post-layout printed circuit board (PCB) check and the post-silicon debugging of the platform development. CNS is based on a new simulation methodology that includes the whole PCB with signals, voltage regulator (VR) networks, and the interaction. A frequency domain indicator is proposed to systematically analyse the VR-signal coupling problems. This methodology can also provide the ability for the designer to do performance/cost trade-off, layout optimization.","PeriodicalId":325138,"journal":{"name":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","volume":"45 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Channel noise scan for post-layout check of printed circuit board\",\"authors\":\"J. Hsu, T. Su, G. Ouyang, Patt Chang, Kai Xiao, Falconee Lee, Y. L. Li\",\"doi\":\"10.1109/APEMC.2015.7175361\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Channel noise scan (CNS) approach is proposed in this paper to efficiently analyse the potential VR-signal coupling issue in the post-layout printed circuit board (PCB) check and the post-silicon debugging of the platform development. CNS is based on a new simulation methodology that includes the whole PCB with signals, voltage regulator (VR) networks, and the interaction. A frequency domain indicator is proposed to systematically analyse the VR-signal coupling problems. This methodology can also provide the ability for the designer to do performance/cost trade-off, layout optimization.\",\"PeriodicalId\":325138,\"journal\":{\"name\":\"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)\",\"volume\":\"45 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-05-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APEMC.2015.7175361\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Asia-Pacific Symposium on Electromagnetic Compatibility (APEMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEMC.2015.7175361","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Channel noise scan for post-layout check of printed circuit board
Channel noise scan (CNS) approach is proposed in this paper to efficiently analyse the potential VR-signal coupling issue in the post-layout printed circuit board (PCB) check and the post-silicon debugging of the platform development. CNS is based on a new simulation methodology that includes the whole PCB with signals, voltage regulator (VR) networks, and the interaction. A frequency domain indicator is proposed to systematically analyse the VR-signal coupling problems. This methodology can also provide the ability for the designer to do performance/cost trade-off, layout optimization.