低开关功耗片上通信的数据相关感知串行编码

Somrita Ghosh, P. Ghosal, Nabanita Das, S. Mohanty, Oghenekarho Okobiah
{"title":"低开关功耗片上通信的数据相关感知串行编码","authors":"Somrita Ghosh, P. Ghosal, Nabanita Das, S. Mohanty, Oghenekarho Okobiah","doi":"10.1109/ISVLSI.2014.48","DOIUrl":null,"url":null,"abstract":"Achieving lightning fast speed data communication in Chip Multi Processor (CMP) based systems as well as Networkon Chips (NoCs) is always desired for target performance. Data communication links inside the communication fabric of CMP or NoC architectures have strong impact on their performance and power dissipation. Several approaches exist to reduce power dissipation of parallel link on-chip interconnects, a very few techniques are reported for power reduction in serial links. The existing serial-link power reduction techniques don't necessarily account correlation exhibited in the data and hence are limited in terms of accuracy. In this paper, a novel data encoding scheme isproposed for serial links to decrease the number of self transitions to reduce the power in data transmission. The proposed scheme accounts the correlations in the data and hence is more effective for real-life applications. The system architecture as well as the encoding and decoding schemes have been implemented to explore the proposed algorithm applicable for any CMP or NoC architectures. The proposed encoding scheme has been analyzed with various types of real-life data streams. Experimental resultsshow that up to 27% reduction in power dissipation is possible in NoC links by the proposed scheme.","PeriodicalId":405755,"journal":{"name":"2014 IEEE Computer Society Annual Symposium on VLSI","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":"{\"title\":\"Data Correlation Aware Serial Encoding for Low Switching Power On-Chip Communication\",\"authors\":\"Somrita Ghosh, P. Ghosal, Nabanita Das, S. Mohanty, Oghenekarho Okobiah\",\"doi\":\"10.1109/ISVLSI.2014.48\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Achieving lightning fast speed data communication in Chip Multi Processor (CMP) based systems as well as Networkon Chips (NoCs) is always desired for target performance. Data communication links inside the communication fabric of CMP or NoC architectures have strong impact on their performance and power dissipation. Several approaches exist to reduce power dissipation of parallel link on-chip interconnects, a very few techniques are reported for power reduction in serial links. The existing serial-link power reduction techniques don't necessarily account correlation exhibited in the data and hence are limited in terms of accuracy. In this paper, a novel data encoding scheme isproposed for serial links to decrease the number of self transitions to reduce the power in data transmission. The proposed scheme accounts the correlations in the data and hence is more effective for real-life applications. The system architecture as well as the encoding and decoding schemes have been implemented to explore the proposed algorithm applicable for any CMP or NoC architectures. The proposed encoding scheme has been analyzed with various types of real-life data streams. Experimental resultsshow that up to 27% reduction in power dissipation is possible in NoC links by the proposed scheme.\",\"PeriodicalId\":405755,\"journal\":{\"name\":\"2014 IEEE Computer Society Annual Symposium on VLSI\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"16\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE Computer Society Annual Symposium on VLSI\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2014.48\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Computer Society Annual Symposium on VLSI","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2014.48","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

摘要

在基于芯片多处理器(CMP)的系统以及网络芯片(noc)中实现闪电般的高速数据通信一直是目标性能的期望。CMP或NoC架构通信结构内部的数据通信链路对其性能和功耗有很大的影响。目前有几种方法可以降低片上并行链路互连的功耗,但很少有技术报道可以降低串行链路的功耗。现有的串行链路功率降低技术不一定考虑数据中显示的相关性,因此在精度方面受到限制。本文提出了一种新的串行链路数据编码方案,以减少自转换次数,从而降低数据传输的功耗。所提出的方案考虑了数据中的相关性,因此对实际应用更有效。系统架构以及编码和解码方案已经实现,以探索所提出的算法适用于任何CMP或NoC架构。本文用不同类型的实际数据流分析了所提出的编码方案。实验结果表明,该方案可使NoC链路的功耗降低27%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Data Correlation Aware Serial Encoding for Low Switching Power On-Chip Communication
Achieving lightning fast speed data communication in Chip Multi Processor (CMP) based systems as well as Networkon Chips (NoCs) is always desired for target performance. Data communication links inside the communication fabric of CMP or NoC architectures have strong impact on their performance and power dissipation. Several approaches exist to reduce power dissipation of parallel link on-chip interconnects, a very few techniques are reported for power reduction in serial links. The existing serial-link power reduction techniques don't necessarily account correlation exhibited in the data and hence are limited in terms of accuracy. In this paper, a novel data encoding scheme isproposed for serial links to decrease the number of self transitions to reduce the power in data transmission. The proposed scheme accounts the correlations in the data and hence is more effective for real-life applications. The system architecture as well as the encoding and decoding schemes have been implemented to explore the proposed algorithm applicable for any CMP or NoC architectures. The proposed encoding scheme has been analyzed with various types of real-life data streams. Experimental resultsshow that up to 27% reduction in power dissipation is possible in NoC links by the proposed scheme.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Neuromemristive Extreme Learning Machines for Pattern Classification Cost-Effective Test Optimized Scheme of TSV-Based 3D SoCs for Pre-Bond Test Independently-Controlled-Gate FinFET 6T SRAM Cell Design for Leakage Current Reduction and Enhanced Read Access Speed Physical vs. Physically-Aware Estimation Flow: Case Study of Design Space Exploration of Adders A Weighted Sensing Scheme for ReRAM-Based Cross-Point Memory Array
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1