{"title":"实现宽动态范围脉冲调制极性发射机的系统级要求","authors":"Hou-Chung Lin, Jau-Horng Chen","doi":"10.1109/RWS.2011.5725470","DOIUrl":null,"url":null,"abstract":"This paper presents an architecture for implementing a wide dynamic range pulse-modulated polar transmitter and its system-level requirements. For validation of the proposed architecture, a simulation platform is constructed using a CDMA2000 1X signal. The system level simulation results show that the architecture can achieve over 80-dB dynamic range easily and accurately while passing the spectral requirements of the CDMA2000 standard. Using the simulation results, design specifications of various blocks required for implementing the proposed architecture are derived and reported. Compared to a conventional linear transmitter architecture that uses two high-resolution digital-to-analog converters (DACs), the proposed architecture requires only two low-resolution DACs and an all-digital pulse width modulation block. The eased DAC requirements would significantly reduce the cost and space for implementing a radio-frequency transmitter.","PeriodicalId":250672,"journal":{"name":"2011 IEEE Radio and Wireless Symposium","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"System-level requirements for implementing wide dynamic range pulse-modulated polar transmitters\",\"authors\":\"Hou-Chung Lin, Jau-Horng Chen\",\"doi\":\"10.1109/RWS.2011.5725470\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an architecture for implementing a wide dynamic range pulse-modulated polar transmitter and its system-level requirements. For validation of the proposed architecture, a simulation platform is constructed using a CDMA2000 1X signal. The system level simulation results show that the architecture can achieve over 80-dB dynamic range easily and accurately while passing the spectral requirements of the CDMA2000 standard. Using the simulation results, design specifications of various blocks required for implementing the proposed architecture are derived and reported. Compared to a conventional linear transmitter architecture that uses two high-resolution digital-to-analog converters (DACs), the proposed architecture requires only two low-resolution DACs and an all-digital pulse width modulation block. The eased DAC requirements would significantly reduce the cost and space for implementing a radio-frequency transmitter.\",\"PeriodicalId\":250672,\"journal\":{\"name\":\"2011 IEEE Radio and Wireless Symposium\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Radio and Wireless Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RWS.2011.5725470\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio and Wireless Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RWS.2011.5725470","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
System-level requirements for implementing wide dynamic range pulse-modulated polar transmitters
This paper presents an architecture for implementing a wide dynamic range pulse-modulated polar transmitter and its system-level requirements. For validation of the proposed architecture, a simulation platform is constructed using a CDMA2000 1X signal. The system level simulation results show that the architecture can achieve over 80-dB dynamic range easily and accurately while passing the spectral requirements of the CDMA2000 standard. Using the simulation results, design specifications of various blocks required for implementing the proposed architecture are derived and reported. Compared to a conventional linear transmitter architecture that uses two high-resolution digital-to-analog converters (DACs), the proposed architecture requires only two low-resolution DACs and an all-digital pulse width modulation block. The eased DAC requirements would significantly reduce the cost and space for implementing a radio-frequency transmitter.