{"title":"在sub-45nm具有多个阈值电压和多个栅极-氧化物厚度的多米诺骨牌电路的低泄漏功率","authors":"Arun Kumar Pandey, R. Mishra, R. Nagaria","doi":"10.1109/NUICONE.2011.6153272","DOIUrl":null,"url":null,"abstract":"A circuit technique is proposed in this paper for simultaneously reducing both subthreshold and gate-oxide leakage power consumption at high and low temperatures in footed domino logic circuits. A high V<inf>t</inf> pMOS pull-up technique with feedback control utilizing both multiple-V<inf>t</inf> and multiple T<inf>ox</inf> is added between the footer node and dynamic node to place footed domino logic circuit into a low leakage state. At 110ºC, proposed work improves 34%–50% as compared to multiple-V<inf>t</inf> with low and high inputs. At room temperatures, proposed work improves 20%–27% as compared to multiple-V<inf>t</inf> with low and high inputs.","PeriodicalId":206392,"journal":{"name":"2011 Nirma University International Conference on Engineering","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Low leakage power in sub-45nm with multiple threshold voltages and multiple gate-oxide thickness footed domino circuits\",\"authors\":\"Arun Kumar Pandey, R. Mishra, R. Nagaria\",\"doi\":\"10.1109/NUICONE.2011.6153272\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A circuit technique is proposed in this paper for simultaneously reducing both subthreshold and gate-oxide leakage power consumption at high and low temperatures in footed domino logic circuits. A high V<inf>t</inf> pMOS pull-up technique with feedback control utilizing both multiple-V<inf>t</inf> and multiple T<inf>ox</inf> is added between the footer node and dynamic node to place footed domino logic circuit into a low leakage state. At 110ºC, proposed work improves 34%–50% as compared to multiple-V<inf>t</inf> with low and high inputs. At room temperatures, proposed work improves 20%–27% as compared to multiple-V<inf>t</inf> with low and high inputs.\",\"PeriodicalId\":206392,\"journal\":{\"name\":\"2011 Nirma University International Conference on Engineering\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 Nirma University International Conference on Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NUICONE.2011.6153272\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 Nirma University International Conference on Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NUICONE.2011.6153272","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Low leakage power in sub-45nm with multiple threshold voltages and multiple gate-oxide thickness footed domino circuits
A circuit technique is proposed in this paper for simultaneously reducing both subthreshold and gate-oxide leakage power consumption at high and low temperatures in footed domino logic circuits. A high Vt pMOS pull-up technique with feedback control utilizing both multiple-Vt and multiple Tox is added between the footer node and dynamic node to place footed domino logic circuit into a low leakage state. At 110ºC, proposed work improves 34%–50% as compared to multiple-Vt with low and high inputs. At room temperatures, proposed work improves 20%–27% as compared to multiple-Vt with low and high inputs.