Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia
{"title":"III-V线集成的单片后端平台","authors":"Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia","doi":"10.1109/DRC50226.2020.9135185","DOIUrl":null,"url":null,"abstract":"Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.","PeriodicalId":397182,"journal":{"name":"2020 Device Research Conference (DRC)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Platform for Monolithic Back End of Line III-V Integration\",\"authors\":\"Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia\",\"doi\":\"10.1109/DRC50226.2020.9135185\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.\",\"PeriodicalId\":397182,\"journal\":{\"name\":\"2020 Device Research Conference (DRC)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 Device Research Conference (DRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC50226.2020.9135185\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Device Research Conference (DRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC50226.2020.9135185","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Platform for Monolithic Back End of Line III-V Integration
Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.