III-V线集成的单片后端平台

Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia
{"title":"III-V线集成的单片后端平台","authors":"Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia","doi":"10.1109/DRC50226.2020.9135185","DOIUrl":null,"url":null,"abstract":"Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.","PeriodicalId":397182,"journal":{"name":"2020 Device Research Conference (DRC)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Platform for Monolithic Back End of Line III-V Integration\",\"authors\":\"Jun Tao, Debarghya Sarkar, Sizhe Weng, Hyun Uk Chae, Ragib Ahsan, R. Kapadia\",\"doi\":\"10.1109/DRC50226.2020.9135185\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.\",\"PeriodicalId\":397182,\"journal\":{\"name\":\"2020 Device Research Conference (DRC)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 Device Research Conference (DRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC50226.2020.9135185\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Device Research Conference (DRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC50226.2020.9135185","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

高质量晶体半导体材料和器件与后端线(BEOL) CMOS晶圆兼容的异质集成从根本上受到两个因素的限制:(i)缺乏晶体生长表面和(ii) <400°C的热预算。在这里,我们展示了一个通过低温模板液相(LT-TLP)方法在300°C的生长温度下直接在非晶基板上集成III-V器件的平台。此外,我们证明了简并掺杂材料也可以通过LT-TLP在<400°C下直接生长,建立高性能后端器件的构建块。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Platform for Monolithic Back End of Line III-V Integration
Heterogeneous integration of high-quality crystalline semiconductor materials and devices compatible with the back end of line (BEOL) CMOS wafers are fundamentally limited by two factors: (i) the lack of a crystalline growth surface and (ii) the <400 ° C thermal budget. Here, we demonstrate a platform for monolithic integration III-V devices directly on amorphous substrates at a growth temperature of 300 ° C by low temperature templated liquid phase (LT-TLP) method. Furthermore, we demonstrate that degenerately doped materials can also be directly grown at <400 °C via LT-TLP, establishing the building blocks for high performance back end devices.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Millimeter-Wave GaN Device Modeling for Power Amplifiers Reliability of Ferroelectric HfO2-based Memories: From MOS Capacitor to FeFET Linearity by Synthesis: An Intrinsically Linear AlGaN/GaN-on-Si Transistor with OIP3/(F-1)PDC of 10.1 at 30 GHz Stopping Resistance Drift in Phase Change Memory Cells Modeling Multi-states in Ferroelectric Tunnel Junction
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1