使用n个1位的新型通用ADC单元结构构建n位ADC

Y. Abdalla
{"title":"使用n个1位的新型通用ADC单元结构构建n位ADC","authors":"Y. Abdalla","doi":"10.1109/ICEEOT.2016.7754780","DOIUrl":null,"url":null,"abstract":"This work introduces a new general architecture for an analog to digital converter (ADC) cell. Each ADC cell generates one digital output bit when an analog voltage is applied at its input and produces an analog voltage. This analog voltage is suitable to be used as an input for another ADC cell in order to produce another digital output bit. This new ADC cell architecture is used as a building block to construct n-bit ADC. This n-bit ADC architecture is realized using cascaded n ADC cells and generates parallel digital output. A sample circuit realization is presented for the n-bit ADC and supported by simulation results. The ADC produces clean digital output when simulated at 50 Msample/sec.","PeriodicalId":383674,"journal":{"name":"2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT)","volume":"37 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Building n-bit ADC using n 1-bit new general ADC cell architecture\",\"authors\":\"Y. Abdalla\",\"doi\":\"10.1109/ICEEOT.2016.7754780\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work introduces a new general architecture for an analog to digital converter (ADC) cell. Each ADC cell generates one digital output bit when an analog voltage is applied at its input and produces an analog voltage. This analog voltage is suitable to be used as an input for another ADC cell in order to produce another digital output bit. This new ADC cell architecture is used as a building block to construct n-bit ADC. This n-bit ADC architecture is realized using cascaded n ADC cells and generates parallel digital output. A sample circuit realization is presented for the n-bit ADC and supported by simulation results. The ADC produces clean digital output when simulated at 50 Msample/sec.\",\"PeriodicalId\":383674,\"journal\":{\"name\":\"2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT)\",\"volume\":\"37 6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-03-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEOT.2016.7754780\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Electrical, Electronics, and Optimization Techniques (ICEEOT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEOT.2016.7754780","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文介绍了一种新的模数转换器(ADC)单元的通用结构。每个ADC单元在其输入端施加模拟电压并产生模拟电压时产生一个数字输出位。这个模拟电压适合作为另一个ADC单元的输入,以产生另一个数字输出位。这种新的ADC单元结构被用作构建n位ADC的构建块。该n位ADC架构采用级联的n个ADC单元实现,并产生并行数字输出。给出了一个n位ADC的示例电路实现,并得到仿真结果的支持。当模拟速度为50 Msample/sec时,ADC产生干净的数字输出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Building n-bit ADC using n 1-bit new general ADC cell architecture
This work introduces a new general architecture for an analog to digital converter (ADC) cell. Each ADC cell generates one digital output bit when an analog voltage is applied at its input and produces an analog voltage. This analog voltage is suitable to be used as an input for another ADC cell in order to produce another digital output bit. This new ADC cell architecture is used as a building block to construct n-bit ADC. This n-bit ADC architecture is realized using cascaded n ADC cells and generates parallel digital output. A sample circuit realization is presented for the n-bit ADC and supported by simulation results. The ADC produces clean digital output when simulated at 50 Msample/sec.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Analysis of different modulation techniques for multilevel inverters Assessment of cost of unserved energy for Sri Lankan industries Design of high performance and low power multiplier using modified booth encoder Optimum solar panel rating for net energy metering environment PID controller design for cruise control system using genetic algorithm
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1