Jude Abishek Satish, Hussam Taqhi, Harsh Mishra, P. Chetana Reddy, V. Sanju
{"title":"RiCoBiT -未来多核处理器的拓扑结构:概念分析与文献回顾","authors":"Jude Abishek Satish, Hussam Taqhi, Harsh Mishra, P. Chetana Reddy, V. Sanju","doi":"10.1109/ICSTCEE49637.2020.9276971","DOIUrl":null,"url":null,"abstract":"A Network On Chip (NOC) is a network-based technology that is used for intercommunication of data packets between the various modules present on a System On Chip (SOC). Originally, for this purpose, a simple Bus architecture was used which proved to be very inefficient in terms of latency and throughput. Other topologies like Mesh, 2D Torus, too proved inefficient when compared to the RiCoBiT architecture. This paper reviews the architecture of the novel RiCoBiT topology and assesses it in terms of maximum hop count, average hop count, interfaces, throughput and latency. These simulation results are compared with the previously present architectures like the 2D Mesh, Torus and are found to be more optimal in terms of scalability and efficiency of network communication.","PeriodicalId":113845,"journal":{"name":"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"RiCoBiT - A topology for the future multi core processor: A concept analysis and review of literature\",\"authors\":\"Jude Abishek Satish, Hussam Taqhi, Harsh Mishra, P. Chetana Reddy, V. Sanju\",\"doi\":\"10.1109/ICSTCEE49637.2020.9276971\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A Network On Chip (NOC) is a network-based technology that is used for intercommunication of data packets between the various modules present on a System On Chip (SOC). Originally, for this purpose, a simple Bus architecture was used which proved to be very inefficient in terms of latency and throughput. Other topologies like Mesh, 2D Torus, too proved inefficient when compared to the RiCoBiT architecture. This paper reviews the architecture of the novel RiCoBiT topology and assesses it in terms of maximum hop count, average hop count, interfaces, throughput and latency. These simulation results are compared with the previously present architectures like the 2D Mesh, Torus and are found to be more optimal in terms of scalability and efficiency of network communication.\",\"PeriodicalId\":113845,\"journal\":{\"name\":\"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)\",\"volume\":\"51 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSTCEE49637.2020.9276971\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Smart Technologies in Computing, Electrical and Electronics (ICSTCEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSTCEE49637.2020.9276971","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
RiCoBiT - A topology for the future multi core processor: A concept analysis and review of literature
A Network On Chip (NOC) is a network-based technology that is used for intercommunication of data packets between the various modules present on a System On Chip (SOC). Originally, for this purpose, a simple Bus architecture was used which proved to be very inefficient in terms of latency and throughput. Other topologies like Mesh, 2D Torus, too proved inefficient when compared to the RiCoBiT architecture. This paper reviews the architecture of the novel RiCoBiT topology and assesses it in terms of maximum hop count, average hop count, interfaces, throughput and latency. These simulation results are compared with the previously present architectures like the 2D Mesh, Torus and are found to be more optimal in terms of scalability and efficiency of network communication.