{"title":"利用贝叶斯优化的布局后寄生电容预测方法","authors":"Gi-Kryang Kim, Jaehyun Park, Seong-Ook Jung","doi":"10.1109/ICEIC61013.2024.10457120","DOIUrl":null,"url":null,"abstract":"In this paper, we proposed parasitic capacitance prediction methodology using Bayesian optimization to accelerate the iterative design process. The layout process while circuit design is inevitable since the effect of parasitic RC after layout increases as technology scaled down. However, the layout process consumes many time and human resources. To overcome this problem, we present Bayesian optimization based parasitic capacitance estimation methodology with parasitic capacitance modelling. Our proposed methodology can predict the parasitic capacitance of various inverter and NAND2 with less than 3.1% of error.","PeriodicalId":518726,"journal":{"name":"2024 International Conference on Electronics, Information, and Communication (ICEIC)","volume":"230 5","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2024-01-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Post-Layout Parasitic Capacitance Prediction Methodology Using Bayesian Optimization\",\"authors\":\"Gi-Kryang Kim, Jaehyun Park, Seong-Ook Jung\",\"doi\":\"10.1109/ICEIC61013.2024.10457120\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we proposed parasitic capacitance prediction methodology using Bayesian optimization to accelerate the iterative design process. The layout process while circuit design is inevitable since the effect of parasitic RC after layout increases as technology scaled down. However, the layout process consumes many time and human resources. To overcome this problem, we present Bayesian optimization based parasitic capacitance estimation methodology with parasitic capacitance modelling. Our proposed methodology can predict the parasitic capacitance of various inverter and NAND2 with less than 3.1% of error.\",\"PeriodicalId\":518726,\"journal\":{\"name\":\"2024 International Conference on Electronics, Information, and Communication (ICEIC)\",\"volume\":\"230 5\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-01-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2024 International Conference on Electronics, Information, and Communication (ICEIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEIC61013.2024.10457120\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2024 International Conference on Electronics, Information, and Communication (ICEIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEIC61013.2024.10457120","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Post-Layout Parasitic Capacitance Prediction Methodology Using Bayesian Optimization
In this paper, we proposed parasitic capacitance prediction methodology using Bayesian optimization to accelerate the iterative design process. The layout process while circuit design is inevitable since the effect of parasitic RC after layout increases as technology scaled down. However, the layout process consumes many time and human resources. To overcome this problem, we present Bayesian optimization based parasitic capacitance estimation methodology with parasitic capacitance modelling. Our proposed methodology can predict the parasitic capacitance of various inverter and NAND2 with less than 3.1% of error.