利用 C-MOS 和 FS-GDI 混合方法提高核应用中纳米级技术的性能

Sabry Mahmoud, Mohsen El-Bendary, Hany Kasban
{"title":"利用 C-MOS 和 FS-GDI 混合方法提高核应用中纳米级技术的性能","authors":"Sabry Mahmoud, Mohsen El-Bendary, Hany Kasban","doi":"10.21608/ajnsa.2024.244002.1787","DOIUrl":null,"url":null,"abstract":"Nano-scale technologies have gained significant attention in various industries, including the nuclear field, due to their unique properties and potential benefits such as miniaturization and improved performance, radiation-hardened electronics, sensors, and detectors. This paper studies the performance of the different Nano-scale technologies in electronic elements fabrication using the different Full Adder (FA) circuits with respect to different realizing methods. Four main parameters; delay time, consumed power, simplicity of hardware (number of transistors),and Power Delay Product (PDP) have been used for evaluating the different FA circuits efficiency in 45nm and 65 nm Nano-technologies and utilizing the Complementary Pass-Transistor Logic (CPL), Complementary Metal-Oxide-Semiconductor (C-MOS), Full-Swing Gate Diffusion Input (FS-GDI) hybrid approaches. The experiments are carried out using a simulator package (Cadence Virtuoso) for 65nm nanotechnology. The results revealed the performance of the FA circuits at the lower Nano-scale performed better than the higher nanoscale. C-MOS approaches provide better improvement in the 45 nm technology compared to the 65 nm technology and the other realizing approaches.","PeriodicalId":8110,"journal":{"name":"Arab Journal of Nuclear Sciences and Applications","volume":"314 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Performance Enhancing of Nano-scale Technologies in Nuclear Applications Using C-MOS and FS-GDI Hybrid Approach\",\"authors\":\"Sabry Mahmoud, Mohsen El-Bendary, Hany Kasban\",\"doi\":\"10.21608/ajnsa.2024.244002.1787\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nano-scale technologies have gained significant attention in various industries, including the nuclear field, due to their unique properties and potential benefits such as miniaturization and improved performance, radiation-hardened electronics, sensors, and detectors. This paper studies the performance of the different Nano-scale technologies in electronic elements fabrication using the different Full Adder (FA) circuits with respect to different realizing methods. Four main parameters; delay time, consumed power, simplicity of hardware (number of transistors),and Power Delay Product (PDP) have been used for evaluating the different FA circuits efficiency in 45nm and 65 nm Nano-technologies and utilizing the Complementary Pass-Transistor Logic (CPL), Complementary Metal-Oxide-Semiconductor (C-MOS), Full-Swing Gate Diffusion Input (FS-GDI) hybrid approaches. The experiments are carried out using a simulator package (Cadence Virtuoso) for 65nm nanotechnology. The results revealed the performance of the FA circuits at the lower Nano-scale performed better than the higher nanoscale. C-MOS approaches provide better improvement in the 45 nm technology compared to the 65 nm technology and the other realizing approaches.\",\"PeriodicalId\":8110,\"journal\":{\"name\":\"Arab Journal of Nuclear Sciences and Applications\",\"volume\":\"314 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Arab Journal of Nuclear Sciences and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.21608/ajnsa.2024.244002.1787\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Arab Journal of Nuclear Sciences and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.21608/ajnsa.2024.244002.1787","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

纳米尺度技术因其独特的特性和潜在的优势,如微型化、性能改进、抗辐射电子器件、传感器和探测器等,已在包括核领域在内的各行各业获得了极大的关注。本文研究了不同纳米尺度技术在电子元件制造中的性能,使用不同的全加法器(FA)电路和不同的实现方法。四个主要参数:延迟时间、消耗功率、硬件简易性(晶体管数量)和功率延迟积(PDP)被用于评估 45 纳米和 65 纳米技术中的不同全加法器电路效率,并采用了互补通路晶体管逻辑(CPL)、互补金属氧化物半导体(C-MOS)和全摆动栅极扩散输入(FS-GDI)混合方法。实验使用 65 纳米技术的模拟器软件包(Cadence Virtuoso)进行。结果显示,低纳米尺度 FA 电路的性能优于高纳米尺度。与 65 纳米技术和其他实现方法相比,C-MOS 方法在 45 纳米技术中的改进效果更好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Performance Enhancing of Nano-scale Technologies in Nuclear Applications Using C-MOS and FS-GDI Hybrid Approach
Nano-scale technologies have gained significant attention in various industries, including the nuclear field, due to their unique properties and potential benefits such as miniaturization and improved performance, radiation-hardened electronics, sensors, and detectors. This paper studies the performance of the different Nano-scale technologies in electronic elements fabrication using the different Full Adder (FA) circuits with respect to different realizing methods. Four main parameters; delay time, consumed power, simplicity of hardware (number of transistors),and Power Delay Product (PDP) have been used for evaluating the different FA circuits efficiency in 45nm and 65 nm Nano-technologies and utilizing the Complementary Pass-Transistor Logic (CPL), Complementary Metal-Oxide-Semiconductor (C-MOS), Full-Swing Gate Diffusion Input (FS-GDI) hybrid approaches. The experiments are carried out using a simulator package (Cadence Virtuoso) for 65nm nanotechnology. The results revealed the performance of the FA circuits at the lower Nano-scale performed better than the higher nanoscale. C-MOS approaches provide better improvement in the 45 nm technology compared to the 65 nm technology and the other realizing approaches.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
45
期刊最新文献
Proposed New Different Coincidence Neutron Detection Systems using Monte Carlo Simulation. Realizing the advantages of Replacing Lead with Tin in Bismuth-Lead Alloys for Improved Thermal and Nuclear Properties as Coolant The Nuclear EOS of PNM and sensitivity of Neutron Star Properties to modern NN Potentials Some Characteristics of Relativistic Secondary Charged Particles Produced in 7Li Interaction with Nuclear Emulsion Searching for Nuclei Exhibiting the Critical Point Symmetry X(4)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1