Naseer Alwan Hussein, Maan Hameed, Luay Ali Khamees
{"title":"用于同步设计中低功耗时钟的 VLSI 合成","authors":"Naseer Alwan Hussein, Maan Hameed, Luay Ali Khamees","doi":"10.53523/ijoirvol11i1id423","DOIUrl":null,"url":null,"abstract":"In the field of information theory, the significance of low-power techniques cannot be overstated. Among these, clock gating stands out as a potent method to mitigate power dissipation in synchronous designs. The landscape has been further shaped by VLSI innovations, which, in their initial stages, necessitated substantial equipment, incurred high power consumption, and exhibited occasional unreliability. This paper explores the evolution from these challenges to a paradigm where advancements in VLSI technology have resulted in smaller, more affordable, reliable, and power-efficient systems. Focusing on the Arithmetic Logical Unit (ALU) design, our study presents a comparative analysis of power consumption across various existing clock gating techniques. Introducing an innovative signal clock gating method, we address contemporary challenges with an accessible mechanism, enhancing immunity. Our proposed Gated Clock Generation design, employing a tri-state connection and logic gate, demonstrates superior power savings, even when applied to the target module. This approach optimizes power efficiency in digital design while proving particularly effective in reducing dynamic power within logic circuits. Implementing an improved gate-based clock gating technique in ALU design, our results show a noteworthy reduction in clock delay (71% to 78%), a 23% improvement in area, and a substantial 66.67% enhancement in power efficiency. Notably, this clock gating scheme surpasses alternative methods in terms of area requirements. The experiments, exclusively conducted on ALU design, utilized 130 nm standard logic libraries for implementation. The design architecture was meticulously crafted using Verilog HDL, and simulations were executed with ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version.","PeriodicalId":14665,"journal":{"name":"Iraqi Journal of Industrial Research","volume":"58 8","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI Synthesis for Low-Power Clocking in Synchronous Designs\",\"authors\":\"Naseer Alwan Hussein, Maan Hameed, Luay Ali Khamees\",\"doi\":\"10.53523/ijoirvol11i1id423\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the field of information theory, the significance of low-power techniques cannot be overstated. Among these, clock gating stands out as a potent method to mitigate power dissipation in synchronous designs. The landscape has been further shaped by VLSI innovations, which, in their initial stages, necessitated substantial equipment, incurred high power consumption, and exhibited occasional unreliability. This paper explores the evolution from these challenges to a paradigm where advancements in VLSI technology have resulted in smaller, more affordable, reliable, and power-efficient systems. Focusing on the Arithmetic Logical Unit (ALU) design, our study presents a comparative analysis of power consumption across various existing clock gating techniques. Introducing an innovative signal clock gating method, we address contemporary challenges with an accessible mechanism, enhancing immunity. Our proposed Gated Clock Generation design, employing a tri-state connection and logic gate, demonstrates superior power savings, even when applied to the target module. This approach optimizes power efficiency in digital design while proving particularly effective in reducing dynamic power within logic circuits. Implementing an improved gate-based clock gating technique in ALU design, our results show a noteworthy reduction in clock delay (71% to 78%), a 23% improvement in area, and a substantial 66.67% enhancement in power efficiency. Notably, this clock gating scheme surpasses alternative methods in terms of area requirements. The experiments, exclusively conducted on ALU design, utilized 130 nm standard logic libraries for implementation. The design architecture was meticulously crafted using Verilog HDL, and simulations were executed with ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version.\",\"PeriodicalId\":14665,\"journal\":{\"name\":\"Iraqi Journal of Industrial Research\",\"volume\":\"58 8\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Iraqi Journal of Industrial Research\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.53523/ijoirvol11i1id423\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iraqi Journal of Industrial Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.53523/ijoirvol11i1id423","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
在信息论领域,低功耗技术的重要性怎么强调都不为过。其中,时钟门控技术是同步设计中降低功耗的有效方法。超大规模集成电路(VLSI)的创新进一步塑造了这一格局,这些创新在初期阶段需要大量设备,耗电量高,偶尔还表现出不可靠的情况。本文探讨了从这些挑战到 VLSI 技术进步所带来的更小、更经济、更可靠和更节能系统的演变过程。我们的研究以算术逻辑单元 (ALU) 设计为重点,对现有各种时钟门控技术的功耗进行了比较分析。我们引入了一种创新的信号时钟门控方法,通过一种易于使用的机制来应对当前的挑战,并增强了抗干扰性。我们提出的门控时钟发生设计采用了三态连接和逻辑门,即使应用于目标模块,也能实现出色的功耗节省。这种方法优化了数字设计中的能效,同时证明对降低逻辑电路中的动态功耗特别有效。在 ALU 设计中实施改进的基于门的时钟门控技术后,我们的结果表明时钟延迟显著减少(71% 至 78%),面积减少 23%,能效大幅提高 66.67%。值得注意的是,这种时钟门控方案在面积要求方面超过了其他方法。实验专门针对 ALU 设计,利用 130 纳米标准逻辑库实现。使用 Verilog HDL 对设计架构进行了精心设计,并使用 ModelSim-Altera 10.0c (Quartus II 11.1) 入门版进行了仿真。
VLSI Synthesis for Low-Power Clocking in Synchronous Designs
In the field of information theory, the significance of low-power techniques cannot be overstated. Among these, clock gating stands out as a potent method to mitigate power dissipation in synchronous designs. The landscape has been further shaped by VLSI innovations, which, in their initial stages, necessitated substantial equipment, incurred high power consumption, and exhibited occasional unreliability. This paper explores the evolution from these challenges to a paradigm where advancements in VLSI technology have resulted in smaller, more affordable, reliable, and power-efficient systems. Focusing on the Arithmetic Logical Unit (ALU) design, our study presents a comparative analysis of power consumption across various existing clock gating techniques. Introducing an innovative signal clock gating method, we address contemporary challenges with an accessible mechanism, enhancing immunity. Our proposed Gated Clock Generation design, employing a tri-state connection and logic gate, demonstrates superior power savings, even when applied to the target module. This approach optimizes power efficiency in digital design while proving particularly effective in reducing dynamic power within logic circuits. Implementing an improved gate-based clock gating technique in ALU design, our results show a noteworthy reduction in clock delay (71% to 78%), a 23% improvement in area, and a substantial 66.67% enhancement in power efficiency. Notably, this clock gating scheme surpasses alternative methods in terms of area requirements. The experiments, exclusively conducted on ALU design, utilized 130 nm standard logic libraries for implementation. The design architecture was meticulously crafted using Verilog HDL, and simulations were executed with ModelSim-Altera 10.0c (Quartus II 11.1) Starter Version.