利用石墨烯纳米带和碳纳米管场效应晶体管实现的新型高速、低功耗 D-Flip-Flops 的设计与仿真

IF 1.5 4区 工程技术 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC Iranian Journal of Science and Technology-Transactions of Electrical Engineering Pub Date : 2024-06-19 DOI:10.1007/s40998-024-00742-w
Hoda Fereidounpour, Navid Yasrebi, Hossein Pakniat
{"title":"利用石墨烯纳米带和碳纳米管场效应晶体管实现的新型高速、低功耗 D-Flip-Flops 的设计与仿真","authors":"Hoda Fereidounpour, Navid Yasrebi, Hossein Pakniat","doi":"10.1007/s40998-024-00742-w","DOIUrl":null,"url":null,"abstract":"<p>A novel 13-transistor, low-power true single-phase clocked (TSPC) flip-flop design is proposed which improves clock loading, power consumption, and performance. The power reduction is achieved by applying the stackly arranged low power-on transistor technique to the last stage of the proposed TSPC flip-flop. The circuit is separately implemented using carbon nanotube field effect transistors (CNTFETs), and graphene nanoribbons field effect transistors (GNRFETs). Prior to the final simulations, the optimum parameters of the CNTFETs, and GNRFETs were determined by sweeping their respective design parameters such as oxide thicknesses, nanotube diameters, and the number of nanoribbons. The proposed circuit is then simulated using the optimum transistors. Results demonstrate power consumptions as low as 0.0303 μW and 0.0263 μW, for the CNTFET and GNRFET transistor implementations, respectively, which are at least 72.26% and 94.9% lower than the previously reported flip-flops. Furthermore, it is shown that the proposed flip-flop exhibits better power-delay products (1.830 aJ and 1.519 aJ for CNTFET, and GNRFET implementations, respectively), which are 56.22% and 97.83% lower than those of existing carbon-based or silicon-based designs. This suggests our carbon-based designs as a promising CMOS substitution for low-power, high-performance applications. Both implementations were also investigated for robustness against the variations of supply voltage and operating temperature, and the effects of physical parameters on CNTFET-based implementation were investigated using Monte Carlo analysis. It was shown that although the GNRFET implementation has slightly better performance, by having better power, speed, and PDP, the CNTFET remains completely robust over the simulated ranges of parameters.</p>","PeriodicalId":49064,"journal":{"name":"Iranian Journal of Science and Technology-Transactions of Electrical Engineering","volume":null,"pages":null},"PeriodicalIF":1.5000,"publicationDate":"2024-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Simulation of New High Speed, Low Power D-Flip-Flops, Implemented Using Graphene Nanoribbon and Carbon Nanotube Field Effect Transistors\",\"authors\":\"Hoda Fereidounpour, Navid Yasrebi, Hossein Pakniat\",\"doi\":\"10.1007/s40998-024-00742-w\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<p>A novel 13-transistor, low-power true single-phase clocked (TSPC) flip-flop design is proposed which improves clock loading, power consumption, and performance. The power reduction is achieved by applying the stackly arranged low power-on transistor technique to the last stage of the proposed TSPC flip-flop. The circuit is separately implemented using carbon nanotube field effect transistors (CNTFETs), and graphene nanoribbons field effect transistors (GNRFETs). Prior to the final simulations, the optimum parameters of the CNTFETs, and GNRFETs were determined by sweeping their respective design parameters such as oxide thicknesses, nanotube diameters, and the number of nanoribbons. The proposed circuit is then simulated using the optimum transistors. Results demonstrate power consumptions as low as 0.0303 μW and 0.0263 μW, for the CNTFET and GNRFET transistor implementations, respectively, which are at least 72.26% and 94.9% lower than the previously reported flip-flops. Furthermore, it is shown that the proposed flip-flop exhibits better power-delay products (1.830 aJ and 1.519 aJ for CNTFET, and GNRFET implementations, respectively), which are 56.22% and 97.83% lower than those of existing carbon-based or silicon-based designs. This suggests our carbon-based designs as a promising CMOS substitution for low-power, high-performance applications. Both implementations were also investigated for robustness against the variations of supply voltage and operating temperature, and the effects of physical parameters on CNTFET-based implementation were investigated using Monte Carlo analysis. It was shown that although the GNRFET implementation has slightly better performance, by having better power, speed, and PDP, the CNTFET remains completely robust over the simulated ranges of parameters.</p>\",\"PeriodicalId\":49064,\"journal\":{\"name\":\"Iranian Journal of Science and Technology-Transactions of Electrical Engineering\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":1.5000,\"publicationDate\":\"2024-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Iranian Journal of Science and Technology-Transactions of Electrical Engineering\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://doi.org/10.1007/s40998-024-00742-w\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iranian Journal of Science and Technology-Transactions of Electrical Engineering","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1007/s40998-024-00742-w","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

本论文提出了一种新型 13 晶体管、低功耗真正单相时钟(TSPC)触发器设计,可改善时钟负载、功耗和性能。通过在所提出的 TSPC 触发器的最后一级应用堆叠排列的低功耗晶体管技术,实现了功耗的降低。电路分别使用碳纳米管场效应晶体管(CNTFET)和石墨烯纳米带场效应晶体管(GNRFET)实现。在最终仿真之前,先通过扫频确定碳纳米管场效应晶体管和石墨烯纳米带场效应晶体管各自的设计参数,如氧化层厚度、纳米管直径和纳米带数量。然后使用最佳晶体管对拟议电路进行仿真。结果表明,CNTFET 和 GNRFET 晶体管实现的功耗分别低至 0.0303 μW 和 0.0263 μW,比以前报告的触发器至少低 72.26% 和 94.9%。此外,研究还表明,所提出的触发器具有更好的功率-延迟积(CNTFET 和 GNRFET 实现的功率-延迟积分别为 1.830 aJ 和 1.519 aJ),比现有的碳基或硅基设计分别低 56.22% 和 97.83%。这表明我们的碳基设计有望成为低功耗、高性能应用的 CMOS 替代品。我们还研究了这两种实现方法对电源电压和工作温度变化的稳健性,并使用蒙特卡洛分析法研究了物理参数对基于 CNTFET 的实现方法的影响。结果表明,虽然 GNRFET 实施方案的性能略好,因为它具有更好的功率、速度和 PDP,但 CNTFET 在模拟的参数范围内仍然完全稳健。
本文章由计算机程序翻译,如有差异,请以英文原文为准。

摘要图片

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Design and Simulation of New High Speed, Low Power D-Flip-Flops, Implemented Using Graphene Nanoribbon and Carbon Nanotube Field Effect Transistors

A novel 13-transistor, low-power true single-phase clocked (TSPC) flip-flop design is proposed which improves clock loading, power consumption, and performance. The power reduction is achieved by applying the stackly arranged low power-on transistor technique to the last stage of the proposed TSPC flip-flop. The circuit is separately implemented using carbon nanotube field effect transistors (CNTFETs), and graphene nanoribbons field effect transistors (GNRFETs). Prior to the final simulations, the optimum parameters of the CNTFETs, and GNRFETs were determined by sweeping their respective design parameters such as oxide thicknesses, nanotube diameters, and the number of nanoribbons. The proposed circuit is then simulated using the optimum transistors. Results demonstrate power consumptions as low as 0.0303 μW and 0.0263 μW, for the CNTFET and GNRFET transistor implementations, respectively, which are at least 72.26% and 94.9% lower than the previously reported flip-flops. Furthermore, it is shown that the proposed flip-flop exhibits better power-delay products (1.830 aJ and 1.519 aJ for CNTFET, and GNRFET implementations, respectively), which are 56.22% and 97.83% lower than those of existing carbon-based or silicon-based designs. This suggests our carbon-based designs as a promising CMOS substitution for low-power, high-performance applications. Both implementations were also investigated for robustness against the variations of supply voltage and operating temperature, and the effects of physical parameters on CNTFET-based implementation were investigated using Monte Carlo analysis. It was shown that although the GNRFET implementation has slightly better performance, by having better power, speed, and PDP, the CNTFET remains completely robust over the simulated ranges of parameters.

求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
CiteScore
5.50
自引率
4.20%
发文量
93
审稿时长
>12 weeks
期刊介绍: Transactions of Electrical Engineering is to foster the growth of scientific research in all branches of electrical engineering and its related grounds and to provide a medium by means of which the fruits of these researches may be brought to the attentionof the world’s scientific communities. The journal has the focus on the frontier topics in the theoretical, mathematical, numerical, experimental and scientific developments in electrical engineering as well as applications of established techniques to new domains in various electical engineering disciplines such as: Bio electric, Bio mechanics, Bio instrument, Microwaves, Wave Propagation, Communication Theory, Channel Estimation, radar & sonar system, Signal Processing, image processing, Artificial Neural Networks, Data Mining and Machine Learning, Fuzzy Logic and Systems, Fuzzy Control, Optimal & Robust ControlNavigation & Estimation Theory, Power Electronics & Drives, Power Generation & Management The editors will welcome papers from all professors and researchers from universities, research centers, organizations, companies and industries from all over the world in the hope that this will advance the scientific standards of the journal and provide a channel of communication between Iranian Scholars and their colleague in other parts of the world.
期刊最新文献
Setting-Less Differential Protection of Power Transformers Based on Wavelet Transform Stacked Denoising Variational Auto Encoder Model for Extractive Web Text Summarization Fault Resilient Ability of Reduced Switches Multi Level Inverter for Off Grid Applications A High Gain and Compact CPW-fed UWB Antenna Based on a Novel Frequency Selective Surface with Angular Stability LAA-D: Lightweight Authentication and Access Control Mechanism with Dual-Data Storage in Cloud-Internet of Things System Using Blockchain
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1