{"title":"7.5 GHz 次谐波注入锁定时钟乘法器,乘法因子为 120 美元/次,RMS 抖动为 92.3 fs(包括参考峰值)。","authors":"Hangil Choi;SeongHwan Cho","doi":"10.1109/JSSC.2024.3465436","DOIUrl":null,"url":null,"abstract":"This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM\n<inline-formula> <tex-math>$_{J+\\text {spur,REF}}$ </tex-math></inline-formula>\n) of -259.1 dB, which includes reference frequency and spur.","PeriodicalId":13129,"journal":{"name":"IEEE Journal of Solid-state Circuits","volume":"59 12","pages":"3928-3937"},"PeriodicalIF":4.6000,"publicationDate":"2024-10-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 7.5-GHz Subharmonic Injection-Locked Clock Multiplier Featuring a 120× Multiplying Factor and 92.3-fs RMS Jitter Including Reference Spur\",\"authors\":\"Hangil Choi;SeongHwan Cho\",\"doi\":\"10.1109/JSSC.2024.3465436\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM\\n<inline-formula> <tex-math>$_{J+\\\\text {spur,REF}}$ </tex-math></inline-formula>\\n) of -259.1 dB, which includes reference frequency and spur.\",\"PeriodicalId\":13129,\"journal\":{\"name\":\"IEEE Journal of Solid-state Circuits\",\"volume\":\"59 12\",\"pages\":\"3928-3937\"},\"PeriodicalIF\":4.6000,\"publicationDate\":\"2024-10-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Journal of Solid-state Circuits\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10702551/\",\"RegionNum\":1,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Journal of Solid-state Circuits","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10702551/","RegionNum":1,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
A 7.5-GHz Subharmonic Injection-Locked Clock Multiplier Featuring a 120× Multiplying Factor and 92.3-fs RMS Jitter Including Reference Spur
This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM
$_{J+\text {spur,REF}}$
) of -259.1 dB, which includes reference frequency and spur.
期刊介绍:
The IEEE Journal of Solid-State Circuits publishes papers each month in the broad area of solid-state circuits with particular emphasis on transistor-level design of integrated circuits. It also provides coverage of topics such as circuits modeling, technology, systems design, layout, and testing that relate directly to IC design. Integrated circuits and VLSI are of principal interest; material related to discrete circuit design is seldom published. Experimental verification is strongly encouraged.