7.5 GHz 次谐波注入锁定时钟乘法器,乘法因子为 120 美元/次,RMS 抖动为 92.3 fs(包括参考峰值)。

IF 4.6 1区 工程技术 Q1 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Journal of Solid-state Circuits Pub Date : 2024-10-02 DOI:10.1109/JSSC.2024.3465436
Hangil Choi;SeongHwan Cho
{"title":"7.5 GHz 次谐波注入锁定时钟乘法器,乘法因子为 120 美元/次,RMS 抖动为 92.3 fs(包括参考峰值)。","authors":"Hangil Choi;SeongHwan Cho","doi":"10.1109/JSSC.2024.3465436","DOIUrl":null,"url":null,"abstract":"This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM\n<inline-formula> <tex-math>$_{J+\\text {spur,REF}}$ </tex-math></inline-formula>\n) of -259.1 dB, which includes reference frequency and spur.","PeriodicalId":13129,"journal":{"name":"IEEE Journal of Solid-state Circuits","volume":"59 12","pages":"3928-3937"},"PeriodicalIF":4.6000,"publicationDate":"2024-10-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 7.5-GHz Subharmonic Injection-Locked Clock Multiplier Featuring a 120× Multiplying Factor and 92.3-fs RMS Jitter Including Reference Spur\",\"authors\":\"Hangil Choi;SeongHwan Cho\",\"doi\":\"10.1109/JSSC.2024.3465436\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM\\n<inline-formula> <tex-math>$_{J+\\\\text {spur,REF}}$ </tex-math></inline-formula>\\n) of -259.1 dB, which includes reference frequency and spur.\",\"PeriodicalId\":13129,\"journal\":{\"name\":\"IEEE Journal of Solid-state Circuits\",\"volume\":\"59 12\",\"pages\":\"3928-3937\"},\"PeriodicalIF\":4.6000,\"publicationDate\":\"2024-10-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Journal of Solid-state Circuits\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://ieeexplore.ieee.org/document/10702551/\",\"RegionNum\":1,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q1\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Journal of Solid-state Circuits","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10702551/","RegionNum":1,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q1","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种具有低有效值抖动和低参考杂散的次谐波注入锁定时钟乘法器(SILCM)。为了在抑制参考杂散的同时改善均方根抖动,参考注入采用了复位和恢复两种操作。在复位操作中,压控振荡器(VCO)的输出相互短路,以消除累积抖动。在恢复操作期间,由复位操作引起的失真 VCO 波形将被恢复。为尽量减少基准杂散,校准回路用于控制 VCO 频率、恢复电平和恢复定时。此外,还消除了校准电路的内部偏移。所提出的 SILCM 采用 28-nm CMOS 实现,在 7.5 GHz 频率和 62.5-MHz 基准频率下,实现了 67.7 fs rms 抖动和 -56.6 dBc 基准杂散,而功耗仅为 2.33 mW。它实现了 -259.1 dB 的最先进优越性(FoM $_{J+\text {spur,REF}}$ ),其中包括参考频率和杂散。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 7.5-GHz Subharmonic Injection-Locked Clock Multiplier Featuring a 120× Multiplying Factor and 92.3-fs RMS Jitter Including Reference Spur
This article presents a subharmonic injection-locked clock multiplier (SILCM) with low rms jitter and low reference spur. To improve rms jitter while suppressing reference spur, reference injection is performed using two operations, reset and recovery. During the reset operation, outputs of voltage-controlled oscillator (VCO) are shorted to each other to remove accumulated jitter. During the recovery operation, the distorted VCO waveform caused by reset operation is restored. To minimize reference spur, calibration loops are used to control VCO frequency, recovery levels, and recovery timing. Furthermore, internal offset of the calibration circuit is also removed. Implemented in 28-nm CMOS, the proposed SILCM achieves a 67.7-fs rms jitter and a reference spur of -56.6 dBc at 7.5 GHz with 62.5-MHz reference, while consuming 2.33 mW. It achieves a state-of-the-art figure-of-merit (FoM $_{J+\text {spur,REF}}$ ) of -259.1 dB, which includes reference frequency and spur.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEEE Journal of Solid-state Circuits
IEEE Journal of Solid-state Circuits 工程技术-工程:电子与电气
CiteScore
11.00
自引率
20.40%
发文量
351
审稿时长
3-6 weeks
期刊介绍: The IEEE Journal of Solid-State Circuits publishes papers each month in the broad area of solid-state circuits with particular emphasis on transistor-level design of integrated circuits. It also provides coverage of topics such as circuits modeling, technology, systems design, layout, and testing that relate directly to IC design. Integrated circuits and VLSI are of principal interest; material related to discrete circuit design is seldom published. Experimental verification is strongly encouraged.
期刊最新文献
Modular DR-and CMR-Boosted Artifact-Resilient EEG Headset With Distributed Pulse-Based Feature Extraction and Neuro-Inspired Boosted-SVM Classifier Table of Contents Table of Contents IEEE Journal of Solid-State Circuits Publication Information Guest Editorial Introduction to the Special Section on the 2024 IEEE International Solid-State Circuits Conference (ISSCC)
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1