基于非冗余和冗余算法的蝶形单元ASIC设计

P. Kulkarni, B. Hogade, V. Kulkarni
{"title":"基于非冗余和冗余算法的蝶形单元ASIC设计","authors":"P. Kulkarni, B. Hogade, V. Kulkarni","doi":"10.22068/IJEEE.17.1.1809","DOIUrl":null,"url":null,"abstract":"Fast Fourier Transform (FFT) processors employed with pipeline architecture consist of series of Processing Elements (PE) or Butterfly Units (BU). BU or PE of FFT performs multiplication and addition on complex numbers. This paper proposes a single BU to compute radix-2, 8 point FFT in the time domain as well as frequency domain by replacing a series of PEs. This BU comprises of fused floating point (FP) additionsubtraction (FFAS) and modified booth algorithm based floating point multiplier (FMULT). BU performs all arithmetic operations in floating pointform to overcome the nonlinearities available in fixed word length (FWL). FP arithmetic is slower as compared with FWL. To improve the speed of operation, symmetrical property of twiddle constant is used and they are embedded in the BU. BU outputs two halves of computation simultaneously with a single FFAS and two FMULT. BU design is synthesized, placed and routed for 45nm technology of nangate open cell library. Synthesized results show that proposed BU consumes 23910μm area with latency of 3.44ns which are 5.05% smaller in area, 7.02% faster and replaces a set of two five operand adder and two multipliers by a single FFAS as compared with previously reported smallest work.","PeriodicalId":39055,"journal":{"name":"Iranian Journal of Electrical and Electronic Engineering","volume":"17 1","pages":"1809-1809"},"PeriodicalIF":0.0000,"publicationDate":"2021-03-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ASIC Design of Butterfly Unit Based on Non-Redundant and Redundant Algorithm\",\"authors\":\"P. Kulkarni, B. Hogade, V. Kulkarni\",\"doi\":\"10.22068/IJEEE.17.1.1809\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fast Fourier Transform (FFT) processors employed with pipeline architecture consist of series of Processing Elements (PE) or Butterfly Units (BU). BU or PE of FFT performs multiplication and addition on complex numbers. This paper proposes a single BU to compute radix-2, 8 point FFT in the time domain as well as frequency domain by replacing a series of PEs. This BU comprises of fused floating point (FP) additionsubtraction (FFAS) and modified booth algorithm based floating point multiplier (FMULT). BU performs all arithmetic operations in floating pointform to overcome the nonlinearities available in fixed word length (FWL). FP arithmetic is slower as compared with FWL. To improve the speed of operation, symmetrical property of twiddle constant is used and they are embedded in the BU. BU outputs two halves of computation simultaneously with a single FFAS and two FMULT. BU design is synthesized, placed and routed for 45nm technology of nangate open cell library. Synthesized results show that proposed BU consumes 23910μm area with latency of 3.44ns which are 5.05% smaller in area, 7.02% faster and replaces a set of two five operand adder and two multipliers by a single FFAS as compared with previously reported smallest work.\",\"PeriodicalId\":39055,\"journal\":{\"name\":\"Iranian Journal of Electrical and Electronic Engineering\",\"volume\":\"17 1\",\"pages\":\"1809-1809\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-03-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Iranian Journal of Electrical and Electronic Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.22068/IJEEE.17.1.1809\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Energy\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iranian Journal of Electrical and Electronic Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.22068/IJEEE.17.1.1809","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Energy","Score":null,"Total":0}
引用次数: 0

摘要

采用流水线结构的快速傅立叶变换(FFT)处理器由一系列处理元件(PE)或蝶形单元(BU)组成。FFT的BU或PE对复数进行乘法和加法运算。本文提出了一个单一的BU,通过替换一系列PE来计算时域和频域中的基2,8点FFT。该BU包括融合浮点(FP)加法细分(FFAS)和基于改进booth算法的浮点乘法器(FMULT)。BU以浮点形式执行所有算术运算,以克服固定字长(FWL)中可用的非线性。与FWL相比,FP算法较慢。为了提高运算速度,使用了旋转常数的对称性,并将其嵌入到BU中。BU同时输出计算的两半,同时输出一个FFAS和两个FMULT。对南门开放细胞库45nm技术的BU设计进行了合成、放置和布线。综合结果表明,与先前报道的最小工作相比,所提出的BU消耗23910μm的面积,延迟3.44ns,面积小5.05%,速度快7.02%,并用单个FFAS代替了一组两个五操作数加法器和两个乘法器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
ASIC Design of Butterfly Unit Based on Non-Redundant and Redundant Algorithm
Fast Fourier Transform (FFT) processors employed with pipeline architecture consist of series of Processing Elements (PE) or Butterfly Units (BU). BU or PE of FFT performs multiplication and addition on complex numbers. This paper proposes a single BU to compute radix-2, 8 point FFT in the time domain as well as frequency domain by replacing a series of PEs. This BU comprises of fused floating point (FP) additionsubtraction (FFAS) and modified booth algorithm based floating point multiplier (FMULT). BU performs all arithmetic operations in floating pointform to overcome the nonlinearities available in fixed word length (FWL). FP arithmetic is slower as compared with FWL. To improve the speed of operation, symmetrical property of twiddle constant is used and they are embedded in the BU. BU outputs two halves of computation simultaneously with a single FFAS and two FMULT. BU design is synthesized, placed and routed for 45nm technology of nangate open cell library. Synthesized results show that proposed BU consumes 23910μm area with latency of 3.44ns which are 5.05% smaller in area, 7.02% faster and replaces a set of two five operand adder and two multipliers by a single FFAS as compared with previously reported smallest work.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Iranian Journal of Electrical and Electronic Engineering
Iranian Journal of Electrical and Electronic Engineering Engineering-Electrical and Electronic Engineering
CiteScore
1.70
自引率
0.00%
发文量
13
审稿时长
12 weeks
期刊最新文献
Robust Operation Planning With Participation of Flexibility Resources Both on Generation and Demand Sides Under Uncertainty of Wind-based Generation Units A Novel Droop-based Control Strategy for Improving the Performance of VSC-MTDC Systems in Post-Contingency Conditions Securing Reliability Constrained Technology Combination for Isolated Micro-Grid Using Multi-Agent Based Optimization View-Invariant and Robust Gait Recognition Using Gait Energy Images of Leg Region and Masking Altered Sections Multiple Electricity Markets Competitiveness Undergoing Symmetric and Asymmetric Renewables Development Policies
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1