基于体偏置技术的超宽带低功耗CMOS LNA系统实现

Meng-Ting Hsu, Kun-Long Wu, Wen-Chen Chiu
{"title":"基于体偏置技术的超宽带低功耗CMOS LNA系统实现","authors":"Meng-Ting Hsu, Kun-Long Wu, Wen-Chen Chiu","doi":"10.4236/WET.2015.63007","DOIUrl":null,"url":null,"abstract":"This paper presents research on a low power CMOS UWB LNA based on a cascoded common source and current-reused topology. A systematic approach for the design procedure from narrow band to UWB is developed and discussed in detail. The power reduction can be achieved by using body biased technique and current-reused topology. The optimum width of the major transistor device M1 is determined by the power-constraint noise optimization with inner parasitic capacitance between the gate and source terminal. The derivation of the signal amplification S21 by high frequency small signal model is displayed in the paper. The optimum design of the complete circuit was studied in a step by step analysis. The measurements results show that the proposed circuit has superior S11, gain, noise figure, and power consumption. From the measured results, S11 is lower than -12 dB, S22 is lower than -10 dB and forward gain S21 has an average value with 12 dB. The noise figure is from 4 to 5.7 dB within the whole band. The total power consumption of the proposed circuit including the output buffer is 4.6 mW with a supply voltage of 1 V. This work is implemented in a standard TSMC 0.18 μm CMOS process technology.","PeriodicalId":68067,"journal":{"name":"无线工程与技术(英文)","volume":"6 1","pages":"61-77"},"PeriodicalIF":0.0000,"publicationDate":"2015-07-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Systematic Approaches of UWB Low-Power CMOS LNA with Body Biased Technique\",\"authors\":\"Meng-Ting Hsu, Kun-Long Wu, Wen-Chen Chiu\",\"doi\":\"10.4236/WET.2015.63007\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents research on a low power CMOS UWB LNA based on a cascoded common source and current-reused topology. A systematic approach for the design procedure from narrow band to UWB is developed and discussed in detail. The power reduction can be achieved by using body biased technique and current-reused topology. The optimum width of the major transistor device M1 is determined by the power-constraint noise optimization with inner parasitic capacitance between the gate and source terminal. The derivation of the signal amplification S21 by high frequency small signal model is displayed in the paper. The optimum design of the complete circuit was studied in a step by step analysis. The measurements results show that the proposed circuit has superior S11, gain, noise figure, and power consumption. From the measured results, S11 is lower than -12 dB, S22 is lower than -10 dB and forward gain S21 has an average value with 12 dB. The noise figure is from 4 to 5.7 dB within the whole band. The total power consumption of the proposed circuit including the output buffer is 4.6 mW with a supply voltage of 1 V. This work is implemented in a standard TSMC 0.18 μm CMOS process technology.\",\"PeriodicalId\":68067,\"journal\":{\"name\":\"无线工程与技术(英文)\",\"volume\":\"6 1\",\"pages\":\"61-77\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-07-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"无线工程与技术(英文)\",\"FirstCategoryId\":\"1093\",\"ListUrlMain\":\"https://doi.org/10.4236/WET.2015.63007\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"无线工程与技术(英文)","FirstCategoryId":"1093","ListUrlMain":"https://doi.org/10.4236/WET.2015.63007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

本文研究了一种基于级联共源和电流复用拓扑结构的低功耗CMOS超宽带LNA。提出并详细讨论了从窄带到超宽带的系统设计方法。采用体偏置技术和电流复用拓扑结构可实现功耗降低。主晶体管器件M1的最佳宽度由栅极和源端之间具有内寄生电容的功率约束噪声优化决定。本文给出了用高频小信号模型推导信号放大S21的方法。采用逐步分析的方法对整个电路进行优化设计。测试结果表明,该电路具有良好的S11、增益、噪声系数和功耗。从测量结果来看,S11小于-12 dB, S22小于-10 dB,正向增益S21的平均值为12 dB。整个频段内噪声系数为4 ~ 5.7 dB。该电路包括输出缓冲器在内的总功耗为4.6 mW,电源电压为1 V。这项工作是在标准的台积电0.18 μm CMOS工艺技术上实现的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Systematic Approaches of UWB Low-Power CMOS LNA with Body Biased Technique
This paper presents research on a low power CMOS UWB LNA based on a cascoded common source and current-reused topology. A systematic approach for the design procedure from narrow band to UWB is developed and discussed in detail. The power reduction can be achieved by using body biased technique and current-reused topology. The optimum width of the major transistor device M1 is determined by the power-constraint noise optimization with inner parasitic capacitance between the gate and source terminal. The derivation of the signal amplification S21 by high frequency small signal model is displayed in the paper. The optimum design of the complete circuit was studied in a step by step analysis. The measurements results show that the proposed circuit has superior S11, gain, noise figure, and power consumption. From the measured results, S11 is lower than -12 dB, S22 is lower than -10 dB and forward gain S21 has an average value with 12 dB. The noise figure is from 4 to 5.7 dB within the whole band. The total power consumption of the proposed circuit including the output buffer is 4.6 mW with a supply voltage of 1 V. This work is implemented in a standard TSMC 0.18 μm CMOS process technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
118
期刊最新文献
On the Effects of Driven Element L/D Ratio and Length in VHF-SHF Yagi-Uda Arrays Enhancing Security in Correlated Nakagami-m Fading Cellular Network Using SC and SSC Diversity Combining Non-Uniform Pitch Helical Resonators for Dual-Passband Filter Design Design of Intelligent Water-Saving Irrigation System Based on Internet of Things Six-Element Yagi Array Designs Using Central Force Optimization with Pseudo Random Negative Gravity
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1