Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin
{"title":"4-PAM信令方案的动态噪声分析","authors":"Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin","doi":"10.1109/ISCE.2012.6241686","DOIUrl":null,"url":null,"abstract":"For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.","PeriodicalId":6297,"journal":{"name":"2012 IEEE 16th International Symposium on Consumer Electronics","volume":"76 1","pages":"1-5"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Dynamic noise analysis for 4-PAM signaling scheme\",\"authors\":\"Arash Abtahi Forooshani, F. Rokhani, R. Sidek, I. Halin\",\"doi\":\"10.1109/ISCE.2012.6241686\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.\",\"PeriodicalId\":6297,\"journal\":{\"name\":\"2012 IEEE 16th International Symposium on Consumer Electronics\",\"volume\":\"76 1\",\"pages\":\"1-5\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 16th International Symposium on Consumer Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCE.2012.6241686\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 16th International Symposium on Consumer Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCE.2012.6241686","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
For the past two decades, the feature size in the integrated circuits industry has been shrinking continuously. The higher number of gates integrated on a die has been translated into soaring demand for on-chip communication. Different multilevel signaling techniques with and without bus encoding or error control coding have been proposed to deal with the tradeoffs between reliability and power consumption. However, the signal integrity analysis to evaluate these techniques has been often performed based on pessimistic static noise margins. By applying dynamic noise margins, in this paper, we propose a new method to model the receivers in 4-PAM signaling scheme as one of popular alternatives for binary signaling. The outcome of this research demonstrates significant improvement in predicting the reliability performance of the chosen signaling scheme. The more realistic signal integrity analysis presented here can be utilized in favor of various design optimizations, for example, shorter spaces between wires, longer interconnects, faster transitions and lower signaling voltages.