{"title":"提高了内容可寻址存储器的速度并减少了感知延迟","authors":"N. Pavithra, E. Shalini, C. Babu","doi":"10.1109/ICICES.2014.7034040","DOIUrl":null,"url":null,"abstract":"High speed content addressable memory design has high speed search function in a single clock. Parallel match line is used to compare. In robust Low power sense amplifier and high speed are highly sought-after in CAM designs. The value is given to search engine and its finds the value where its present. In the existing parity bit is introduced that leads to delay reduction at a cost of less than area. Furthermost in the proposed system PMOS transistor is used and cascaded and then output is found. Deadline is used in the proposed system to identify if the value is not present in the system.","PeriodicalId":13713,"journal":{"name":"International Conference on Information Communication and Embedded Systems (ICICES2014)","volume":"71 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2014-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Increasing the speed and reducing a sensing delay of content addressable memory\",\"authors\":\"N. Pavithra, E. Shalini, C. Babu\",\"doi\":\"10.1109/ICICES.2014.7034040\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High speed content addressable memory design has high speed search function in a single clock. Parallel match line is used to compare. In robust Low power sense amplifier and high speed are highly sought-after in CAM designs. The value is given to search engine and its finds the value where its present. In the existing parity bit is introduced that leads to delay reduction at a cost of less than area. Furthermost in the proposed system PMOS transistor is used and cascaded and then output is found. Deadline is used in the proposed system to identify if the value is not present in the system.\",\"PeriodicalId\":13713,\"journal\":{\"name\":\"International Conference on Information Communication and Embedded Systems (ICICES2014)\",\"volume\":\"71 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Information Communication and Embedded Systems (ICICES2014)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICES.2014.7034040\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Information Communication and Embedded Systems (ICICES2014)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICES.2014.7034040","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Increasing the speed and reducing a sensing delay of content addressable memory
High speed content addressable memory design has high speed search function in a single clock. Parallel match line is used to compare. In robust Low power sense amplifier and high speed are highly sought-after in CAM designs. The value is given to search engine and its finds the value where its present. In the existing parity bit is introduced that leads to delay reduction at a cost of less than area. Furthermost in the proposed system PMOS transistor is used and cascaded and then output is found. Deadline is used in the proposed system to identify if the value is not present in the system.