在FPGA上异步控制空时AER协议接收机

S. Ortega-Cisneros, J. J. Raygoza-Panduro, Daniel Tonali Aranda Bretón, J. R. Barón
{"title":"在FPGA上异步控制空时AER协议接收机","authors":"S. Ortega-Cisneros, J. J. Raygoza-Panduro, Daniel Tonali Aranda Bretón, J. R. Barón","doi":"10.1109/ICEEE.2014.6978277","DOIUrl":null,"url":null,"abstract":"Neuromorphic systems have been increasing in size and complexity in recent years, due to the adoption of the Address-Event Representation (AER) as a standard for transmitting signals among chips, and building multi-chip event-based systems. The data amount and speed are keys in address-event receiver devices. Actual receiver designs are based on VLSI and ASIC-FPGA implementation. In this article we present a receiver implemented on reconfigurable devices FPGA, preserving the virtues of useful reconfiguration for design and development inherent of FPGAs. We present the design of the receiver and experimental results, which show the data management capability and speed of reception.","PeriodicalId":6661,"journal":{"name":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","volume":"97 1","pages":"1-7"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Space-time AER protocol receiver asynchronously controlled on FPGA\",\"authors\":\"S. Ortega-Cisneros, J. J. Raygoza-Panduro, Daniel Tonali Aranda Bretón, J. R. Barón\",\"doi\":\"10.1109/ICEEE.2014.6978277\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Neuromorphic systems have been increasing in size and complexity in recent years, due to the adoption of the Address-Event Representation (AER) as a standard for transmitting signals among chips, and building multi-chip event-based systems. The data amount and speed are keys in address-event receiver devices. Actual receiver designs are based on VLSI and ASIC-FPGA implementation. In this article we present a receiver implemented on reconfigurable devices FPGA, preserving the virtues of useful reconfiguration for design and development inherent of FPGAs. We present the design of the receiver and experimental results, which show the data management capability and speed of reception.\",\"PeriodicalId\":6661,\"journal\":{\"name\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"volume\":\"97 1\",\"pages\":\"1-7\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE.2014.6978277\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2014.6978277","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

近年来,由于采用地址-事件表示(AER)作为芯片之间传输信号的标准,以及构建基于多芯片事件的系统,神经形态系统的规模和复杂性不断增加。数据量和速度是地址事件接收设备的关键。实际的接收机设计基于VLSI和ASIC-FPGA实现。在本文中,我们提出了一个实现在可重构器件FPGA上的接收器,保留了FPGA固有的可重构设计和开发的优点。给出了接收机的设计方案和实验结果,验证了接收机的数据管理能力和接收速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Space-time AER protocol receiver asynchronously controlled on FPGA
Neuromorphic systems have been increasing in size and complexity in recent years, due to the adoption of the Address-Event Representation (AER) as a standard for transmitting signals among chips, and building multi-chip event-based systems. The data amount and speed are keys in address-event receiver devices. Actual receiver designs are based on VLSI and ASIC-FPGA implementation. In this article we present a receiver implemented on reconfigurable devices FPGA, preserving the virtues of useful reconfiguration for design and development inherent of FPGAs. We present the design of the receiver and experimental results, which show the data management capability and speed of reception.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of a vision algorithm for close-range relative navigation of underwater vehicles Fabrication of Pure Tin Oxide Pellets at Different Annealed Temperatures for CO and C3H8 Gas Sensors Study of sensing properties of ZnTe synthesized by mechanosynthesis for detecting gas CO ECG Arrhythmia Classification for Comparing Pre-Trained Deep Learning Models Reduction Of Energy Consumption in NoC Through The Application Of Novel Encoding Techniques
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1