C. Cha, E. Chor, H. Gong, T. Teo, A. Q. Zhang, L. Chan
{"title":"应用负扫描电压来控制新鲜闪存器件的栅极,以方便阈值电压测试测量","authors":"C. Cha, E. Chor, H. Gong, T. Teo, A. Q. Zhang, L. Chan","doi":"10.1109/ICSD.1998.709273","DOIUrl":null,"url":null,"abstract":"The immediate threshold voltage (V/sub th/) measurements conducted on fresh flash memory devices gained no definite results: the obtained cell drain current (I/sub d/) versus applied gate voltage Old plots for the devices were oscillating and erratic. Suspected cause for this abnormal phenomenon arises from the random to-and-fro movements of the embedded positive charges present in the flash devices, across the reoxidized nitrided oxide (ONO) interpoly dielectric layer in the availability of electric fields. Application of a negative sweep voltage to the control gate of the fresh memory devices prior to the conduction of the V/sub th/ tests, however, seems to produce smooth I/sub d/ vs. V/sub g/ curve plots which yield repeatable as well as reasonable V/sub th/ values. The acquirement of such electrical results readily suggest the partial or full removal of the initial embedded positive charges, which were present in the devices as a result of charging from plasma exposure during the etching/implantation fabrication steps, by the applied gate potential.","PeriodicalId":13148,"journal":{"name":"ICSD'98. Proceedings of the 1998 IEEE 6th International Conference on Conduction and Breakdown in Solid Dielectrics (Cat. No.98CH36132)","volume":"11 1","pages":"253-256"},"PeriodicalIF":0.0000,"publicationDate":"1998-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Application of a negative sweep voltage to control gate of fresh flash memory devices to facilitate threshold voltage test measurement\",\"authors\":\"C. Cha, E. Chor, H. Gong, T. Teo, A. Q. Zhang, L. Chan\",\"doi\":\"10.1109/ICSD.1998.709273\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The immediate threshold voltage (V/sub th/) measurements conducted on fresh flash memory devices gained no definite results: the obtained cell drain current (I/sub d/) versus applied gate voltage Old plots for the devices were oscillating and erratic. Suspected cause for this abnormal phenomenon arises from the random to-and-fro movements of the embedded positive charges present in the flash devices, across the reoxidized nitrided oxide (ONO) interpoly dielectric layer in the availability of electric fields. Application of a negative sweep voltage to the control gate of the fresh memory devices prior to the conduction of the V/sub th/ tests, however, seems to produce smooth I/sub d/ vs. V/sub g/ curve plots which yield repeatable as well as reasonable V/sub th/ values. The acquirement of such electrical results readily suggest the partial or full removal of the initial embedded positive charges, which were present in the devices as a result of charging from plasma exposure during the etching/implantation fabrication steps, by the applied gate potential.\",\"PeriodicalId\":13148,\"journal\":{\"name\":\"ICSD'98. Proceedings of the 1998 IEEE 6th International Conference on Conduction and Breakdown in Solid Dielectrics (Cat. No.98CH36132)\",\"volume\":\"11 1\",\"pages\":\"253-256\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-06-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICSD'98. Proceedings of the 1998 IEEE 6th International Conference on Conduction and Breakdown in Solid Dielectrics (Cat. No.98CH36132)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSD.1998.709273\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICSD'98. Proceedings of the 1998 IEEE 6th International Conference on Conduction and Breakdown in Solid Dielectrics (Cat. No.98CH36132)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSD.1998.709273","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
在新鲜闪存器件上进行的立即阈值电压(V/sub /)测量没有得到明确的结果:获得的电池漏极电流(I/sub / d/)与施加的栅极电压。这种异常现象的怀疑原因是由于在电场的可用性下,flash器件中嵌入的正电荷在再氧化氮化氧化物(ONO)内插介电层上的随机来回运动。然而,在导通V/sub /测试之前,对新存储器件的控制门施加负扫描电压,似乎可以产生平滑的I/sub d/ vs. V/sub g/曲线图,从而产生可重复的以及合理的V/sub /值。获得这样的电学结果很容易表明,通过施加栅极电位,部分或全部去除了初始嵌入的正电荷,这些正电荷是在蚀刻/植入制造步骤中由于等离子体暴露而带电而存在于器件中的。
Application of a negative sweep voltage to control gate of fresh flash memory devices to facilitate threshold voltage test measurement
The immediate threshold voltage (V/sub th/) measurements conducted on fresh flash memory devices gained no definite results: the obtained cell drain current (I/sub d/) versus applied gate voltage Old plots for the devices were oscillating and erratic. Suspected cause for this abnormal phenomenon arises from the random to-and-fro movements of the embedded positive charges present in the flash devices, across the reoxidized nitrided oxide (ONO) interpoly dielectric layer in the availability of electric fields. Application of a negative sweep voltage to the control gate of the fresh memory devices prior to the conduction of the V/sub th/ tests, however, seems to produce smooth I/sub d/ vs. V/sub g/ curve plots which yield repeatable as well as reasonable V/sub th/ values. The acquirement of such electrical results readily suggest the partial or full removal of the initial embedded positive charges, which were present in the devices as a result of charging from plasma exposure during the etching/implantation fabrication steps, by the applied gate potential.