M. Ibrahim, Kawther I. Arafa, F. Farag, I. Abdalla
{"title":"采用自动化片上系统方法设计Cmos低噪声放大器","authors":"M. Ibrahim, Kawther I. Arafa, F. Farag, I. Abdalla","doi":"10.1109/NRSC49500.2020.9235115","DOIUrl":null,"url":null,"abstract":"This paper presents an automatic methodology for RF transceiver circuit design. This algorithm is based on analytically driven equations for calculating the required circuit specifications. The presented algorithm is useful for the designers to calculate their initial design parameters closed to the optimum operating point. The analog gm/ID model is used for the circuit design. In order to verify the idea, a CMOS cascade LNA design methodology is presented for a receiver front end. The design methodology is divided into three steps: first the RF amplifier design for the required band; second the band limitation using a tuned circuit. and finally the impedance matching. A MATIAB program is developed for a complete circuit design (MOST’s size, bias current, LS, LD, and LG). The CMOS LNA is simulated at 4 GHz using Cadence CAD tools in the 0.13um CMOS technology parameters. The results are compared to the analytical analysis, and it showed the applicability of the proposed algorithm.","PeriodicalId":6778,"journal":{"name":"2020 37th National Radio Science Conference (NRSC)","volume":"8 1","pages":"181-188"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Cmos Low Noise Amplifier using an Automated System-on-Chip Methodology\",\"authors\":\"M. Ibrahim, Kawther I. Arafa, F. Farag, I. Abdalla\",\"doi\":\"10.1109/NRSC49500.2020.9235115\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an automatic methodology for RF transceiver circuit design. This algorithm is based on analytically driven equations for calculating the required circuit specifications. The presented algorithm is useful for the designers to calculate their initial design parameters closed to the optimum operating point. The analog gm/ID model is used for the circuit design. In order to verify the idea, a CMOS cascade LNA design methodology is presented for a receiver front end. The design methodology is divided into three steps: first the RF amplifier design for the required band; second the band limitation using a tuned circuit. and finally the impedance matching. A MATIAB program is developed for a complete circuit design (MOST’s size, bias current, LS, LD, and LG). The CMOS LNA is simulated at 4 GHz using Cadence CAD tools in the 0.13um CMOS technology parameters. The results are compared to the analytical analysis, and it showed the applicability of the proposed algorithm.\",\"PeriodicalId\":6778,\"journal\":{\"name\":\"2020 37th National Radio Science Conference (NRSC)\",\"volume\":\"8 1\",\"pages\":\"181-188\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 37th National Radio Science Conference (NRSC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NRSC49500.2020.9235115\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 37th National Radio Science Conference (NRSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NRSC49500.2020.9235115","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Cmos Low Noise Amplifier using an Automated System-on-Chip Methodology
This paper presents an automatic methodology for RF transceiver circuit design. This algorithm is based on analytically driven equations for calculating the required circuit specifications. The presented algorithm is useful for the designers to calculate their initial design parameters closed to the optimum operating point. The analog gm/ID model is used for the circuit design. In order to verify the idea, a CMOS cascade LNA design methodology is presented for a receiver front end. The design methodology is divided into three steps: first the RF amplifier design for the required band; second the band limitation using a tuned circuit. and finally the impedance matching. A MATIAB program is developed for a complete circuit design (MOST’s size, bias current, LS, LD, and LG). The CMOS LNA is simulated at 4 GHz using Cadence CAD tools in the 0.13um CMOS technology parameters. The results are compared to the analytical analysis, and it showed the applicability of the proposed algorithm.