S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora
{"title":"实现VLSI设计模块自定时单元的表征技术","authors":"S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora","doi":"10.1109/ICEEE.2014.6978288","DOIUrl":null,"url":null,"abstract":"In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.","PeriodicalId":6661,"journal":{"name":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","volume":"23 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Characterization technique to implement self-timed cells for VLSI design blocks\",\"authors\":\"S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora\",\"doi\":\"10.1109/ICEEE.2014.6978288\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.\",\"PeriodicalId\":6661,\"journal\":{\"name\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"volume\":\"23 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE.2014.6978288\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2014.6978288","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Characterization technique to implement self-timed cells for VLSI design blocks
In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.