实现VLSI设计模块自定时单元的表征技术

S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora
{"title":"实现VLSI设计模块自定时单元的表征技术","authors":"S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora","doi":"10.1109/ICEEE.2014.6978288","DOIUrl":null,"url":null,"abstract":"In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.","PeriodicalId":6661,"journal":{"name":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","volume":"23 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Characterization technique to implement self-timed cells for VLSI design blocks\",\"authors\":\"S. Ortega-Cisneros, J. J. Raygoza-Panduro, J. R. Barón, Daniel Tonali Aranda Bretón, A. Zamora\",\"doi\":\"10.1109/ICEEE.2014.6978288\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.\",\"PeriodicalId\":6661,\"journal\":{\"name\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"volume\":\"23 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE.2014.6978288\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 11th International Conference on Electrical Engineering, Computing Science and Automatic Control (CCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2014.6978288","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,介绍了一种获得称为SXLIB的标准单元库特性的方法,该库在Alliance工具中可用。后一种方案是基于信号在每个单元中的扩散分析,其目的是根据制造商的接收器技术获得延迟时间。该表征技术可用于任何一组标准单元,对于与Alliance使用的默认制造技术不同的制造技术,然后在指定的库SXLIB中给出新的表征结果。知道信号的传播时间的重要性,是由于在自定时结构的设计中需要的时间包括必要的延迟。这是设计和合成过程的关键阶段之一,用生成联盟工具的结构语言VHDL表达。在整个这一阶段,设计者将证明IC在期望的行为下工作,在形式上(逻辑运算)和时间上(最大和最小延迟,最大工作频率等)。这是因为使用特征库获得的结果是自定时结构设计的关键点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Characterization technique to implement self-timed cells for VLSI design blocks
In this article, a methodology to obtain the characterization of the standard cell library called SXLIB is presented, this library is available within Alliance tools. The later proposal is developed based on the spreading analysis that the signal has throughout each cell, this with the objective of obtaining a delay time according to the technology of the manufacture's receiver. This characterization technique can be used with any set of standard cells, for a manufacturing technology that differs by the default one used by Alliance, then, the results of the new characterization are presented of the specified library SXLIB. The importance of knowing the spreading time of the signal, is due to the required time to include the necessary delays in the design of self-timed structures. This is, one of the key phases of the design and synthesis process, expressed in structural language VHDL that generates Alliance tools. Throughout this phase, the designer will prove that the IC works under the desired behavior, in form (logic operation) as in time (maximum and minimum delays, maximum work frequencies, etc.). That is because the obtained results from using the characterized library represent a key point in the design of self-timed structures.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of a vision algorithm for close-range relative navigation of underwater vehicles Fabrication of Pure Tin Oxide Pellets at Different Annealed Temperatures for CO and C3H8 Gas Sensors Study of sensing properties of ZnTe synthesized by mechanosynthesis for detecting gas CO ECG Arrhythmia Classification for Comparing Pre-Trained Deep Learning Models Reduction Of Energy Consumption in NoC Through The Application Of Novel Encoding Techniques
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1