A novel four quadrant CMOS analog multiplier

O. Kumar, J. Suman, F. Princess
{"title":"A novel four quadrant CMOS analog multiplier","authors":"O. Kumar, J. Suman, F. Princess","doi":"10.1109/ICDCSYST.2012.6188693","DOIUrl":null,"url":null,"abstract":"Analog multipliers are used in communication circuits, neural networks as well as frequency doublers and phase detectors. High linearity is the prime issue for multipliers in conventional applications like modulation circuits. Power consumption is the criteria in case of massive parallel processing based neural networks. This thesis details the design process of four-quadrant multiplier which could able to address the challenge mentioned above. A CMOS current mode four quadrant analog multiplier circuit is proposed. It is based on current mode squarer circuit; dual translinear loop is used for realizing the analog multiplier circuit. The circuit is designed and simulated. Eliminating the limitations of this configuration, four-quadrant multiplier based on complementary diode pair connection is designed and it shows better performance in terms of speed, low power and linearity.","PeriodicalId":356188,"journal":{"name":"2012 International Conference on Devices, Circuits and Systems (ICDCS)","volume":"211 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2012.6188693","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Analog multipliers are used in communication circuits, neural networks as well as frequency doublers and phase detectors. High linearity is the prime issue for multipliers in conventional applications like modulation circuits. Power consumption is the criteria in case of massive parallel processing based neural networks. This thesis details the design process of four-quadrant multiplier which could able to address the challenge mentioned above. A CMOS current mode four quadrant analog multiplier circuit is proposed. It is based on current mode squarer circuit; dual translinear loop is used for realizing the analog multiplier circuit. The circuit is designed and simulated. Eliminating the limitations of this configuration, four-quadrant multiplier based on complementary diode pair connection is designed and it shows better performance in terms of speed, low power and linearity.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种新型四象限CMOS模拟乘法器
模拟乘法器用于通信电路、神经网络以及倍频器和鉴相器。在调制电路等传统应用中,高线性度是乘法器的主要问题。功耗是基于神经网络的大规模并行处理的标准。本文详细介绍了四象限乘法器的设计过程,可以解决上述挑战。提出了一种CMOS电流模式四象限模拟乘法器电路。它是基于电流模式平方电路;采用双跨线性环路实现模拟乘法器电路。设计并仿真了该电路。消除了这种结构的局限性,设计了基于互补二极管对连接的四象限乘法器,在速度、低功耗和线性度方面表现出更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A novel four quadrant CMOS analog multiplier Real time communication between multiple FPGA systems in multitasking environment using RTOS Robust speaker identification using vocal source information Thermal aware modern VLSI floorplanning Efficient spectrum sensing methods for Cognitive Radio networks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1