Self assembled monolayer applications for nano-scale CMOS

Tejas R. Naik, V. Rao
{"title":"Self assembled monolayer applications for nano-scale CMOS","authors":"Tejas R. Naik, V. Rao","doi":"10.1109/INEC.2016.7589436","DOIUrl":null,"url":null,"abstract":"As the CMOS technology enters into the sub 10 nm node, in order to reap the benefits of scaling, different techniques, materials and processes are required Various issues of reliability, variability and power issues are a challenge with the miniaturization of devices. Integration of bottom up processes becomes essential for meeting the scaling targets with respect to the material thickness and variability requirements. In the present work, we demonstrate the use of self-assembled monolayers for addressing the reliability and functionality issues in nano-scale CMOS.","PeriodicalId":416565,"journal":{"name":"2016 IEEE International Nanoelectronics Conference (INEC)","volume":"108 5","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Nanoelectronics Conference (INEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INEC.2016.7589436","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

As the CMOS technology enters into the sub 10 nm node, in order to reap the benefits of scaling, different techniques, materials and processes are required Various issues of reliability, variability and power issues are a challenge with the miniaturization of devices. Integration of bottom up processes becomes essential for meeting the scaling targets with respect to the material thickness and variability requirements. In the present work, we demonstrate the use of self-assembled monolayers for addressing the reliability and functionality issues in nano-scale CMOS.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
纳米级CMOS的自组装单层应用
随着CMOS技术进入10纳米以下的节点,为了获得规模化的好处,需要不同的技术、材料和工艺,各种可靠性、可变性和功耗问题都是器件小型化的挑战。集成自下而上的过程对于满足材料厚度和可变性要求的缩放目标至关重要。在目前的工作中,我们展示了使用自组装单层来解决纳米级CMOS的可靠性和功能问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
The motion capture data glove device for virtual surgery 100-nm Gate-length GaAs mHEMTs using Si-doped InP/InAlAs Schottky layers and atomic layer deposition Al2O3 passivation with fmax of 388.2 GHz Controlling magnetization switching and DC transport properties of magnetic tunnel junctions by mircowave injection Spin injection and detection in semiconductor nanostructures Self assembled monolayer applications for nano-scale CMOS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1