A Novel Logic Locking Technique with Observability Measures to Thwart Hardware Trojans

M. Priyadharshini, P. Saravanan
{"title":"A Novel Logic Locking Technique with Observability Measures to Thwart Hardware Trojans","authors":"M. Priyadharshini, P. Saravanan","doi":"10.1109/ICIIET55458.2022.9967523","DOIUrl":null,"url":null,"abstract":"Hardware attacks like the overproduction of integrated circuits, intellectual property piracy, reverse engineering, and hardware trojans are major threats for long years. To safeguard critical circuits from these threats, encrypting the circuit from attackers is the only way. In this paper, among the testability measures, the observability values are considered a key parameter for performing the logic locking. Detecting the nets with low observability values and improving the values make those net signal values harder to observe by the attacker and in addition obfuscates the circuit. The experiment is performed on ISCAS’85 benchmark circuits and it is ensured the circuits are locked with a secret key. The testability measurement tool is used to extract the observability measures of the benchmark circuits.","PeriodicalId":341904,"journal":{"name":"2022 International Conference on Intelligent Innovations in Engineering and Technology (ICIIET)","volume":"63 3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Intelligent Innovations in Engineering and Technology (ICIIET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIIET55458.2022.9967523","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Hardware attacks like the overproduction of integrated circuits, intellectual property piracy, reverse engineering, and hardware trojans are major threats for long years. To safeguard critical circuits from these threats, encrypting the circuit from attackers is the only way. In this paper, among the testability measures, the observability values are considered a key parameter for performing the logic locking. Detecting the nets with low observability values and improving the values make those net signal values harder to observe by the attacker and in addition obfuscates the circuit. The experiment is performed on ISCAS’85 benchmark circuits and it is ensured the circuits are locked with a secret key. The testability measurement tool is used to extract the observability measures of the benchmark circuits.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种具有可观察性措施的新型逻辑锁定技术以阻止硬件木马
硬件攻击,如集成电路的生产过剩、知识产权盗版、逆向工程和硬件木马,是长期以来的主要威胁。为了保护关键电路免受这些威胁,加密电路是唯一的方法。在可测性测度中,可观测值被认为是执行逻辑锁定的关键参数。检测低可观测值的网络并对其进行改进,使得这些网络信号值难以被攻击者观察到,并使电路变得模糊。在ISCAS’85基准电路上进行了实验,并确保了电路是用密钥锁定的。利用可测性测量工具提取基准电路的可测性测度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Design and Analysis of Flexible 2-Port MIMO Antenna with Reflector Ground for WLAN Applications A Novel Logic Locking Technique with Observability Measures to Thwart Hardware Trojans Rice Classification and Quality Analysis using Deep Neural Network Securing IoT Chips from Hardware Trojan using Machine Learning Classifiers Energy-Efficient Designs for FIR Filters using CSE
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1