A bottom up approach for placement and compaction of standard modules in VLSI circuit

Dhiraj Sangwan, S. Verma, R. Kumar
{"title":"A bottom up approach for placement and compaction of standard modules in VLSI circuit","authors":"Dhiraj Sangwan, S. Verma, R. Kumar","doi":"10.1109/ICAES.2013.6659377","DOIUrl":null,"url":null,"abstract":"A bottom up approach for floor planning using the method of composite block formation using Macro Modules is presented. The process involves a recursive technique of bounding rectangle formation after searching the solution space using various number of composite block elements. The algorithm is efficient enough to reduce the dead space in range of 85-99 % and much quicker i.e. from 10 to 100 times faster as compared to standard iterative approaches to carryout floor planning in Electronic Design Automation tools.","PeriodicalId":114157,"journal":{"name":"2013 International Conference on Advanced Electronic Systems (ICAES)","volume":"36 10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Advanced Electronic Systems (ICAES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAES.2013.6659377","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A bottom up approach for floor planning using the method of composite block formation using Macro Modules is presented. The process involves a recursive technique of bounding rectangle formation after searching the solution space using various number of composite block elements. The algorithm is efficient enough to reduce the dead space in range of 85-99 % and much quicker i.e. from 10 to 100 times faster as compared to standard iterative approaches to carryout floor planning in Electronic Design Automation tools.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种自底向上的VLSI电路中标准模块的放置和压缩方法
提出了一种基于宏模块的组合块形成方法的自下而上的平面规划方法。该过程涉及到使用不同数量的复合块元素搜索解空间后形成边界矩形的递归技术。该算法足够有效,可以将死区减少到85- 99%的范围内,并且速度更快,即与在电子设计自动化工具中执行地板规划的标准迭代方法相比,速度要快10到100倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Performance analysis of sun sensors for satellite systems A bottom up approach for placement and compaction of standard modules in VLSI circuit Design of very low noise amplifier for high accuracy star tracker in GEO missions Hybrid mine wide communication system for surveillance and safety of the miners in underground coal mines Energy aware real time scheduling algorithm for mixed task set
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1