Low power design of block FIR filtering for high throughput rate applications

H. Jamal, I. Qadeer, A. Shabbir
{"title":"Low power design of block FIR filtering for high throughput rate applications","authors":"H. Jamal, I. Qadeer, A. Shabbir","doi":"10.1109/APCC.2003.1274444","DOIUrl":null,"url":null,"abstract":"A novel implementation of a low power FIR filtering algorithm is presented. The algorithm is distributed such that an input to a MAC, which is the coefficient of an FIR filter, remains unchanged during four consecutive multiplication and accumulation processes. This reduces switching activity and hence power consumption. For the computation of final result, four partial sums in each MAC units are summed together using local buses between the MACs, which reduces effective capacitance and hence improves speed. A 16-bit floating-point format of TMS320C3x DSP is used. Dada tree multiplier and conditional sum adders played important role to further increase the multiplication speed and reduction in power consumption.","PeriodicalId":277507,"journal":{"name":"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-09-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCC.2003.1274444","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A novel implementation of a low power FIR filtering algorithm is presented. The algorithm is distributed such that an input to a MAC, which is the coefficient of an FIR filter, remains unchanged during four consecutive multiplication and accumulation processes. This reduces switching activity and hence power consumption. For the computation of final result, four partial sums in each MAC units are summed together using local buses between the MACs, which reduces effective capacitance and hence improves speed. A 16-bit floating-point format of TMS320C3x DSP is used. Dada tree multiplier and conditional sum adders played important role to further increase the multiplication speed and reduction in power consumption.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低功耗设计的块FIR滤波高吞吐率的应用
提出了一种新颖的低功耗FIR滤波算法。该算法是分布式的,使得MAC的输入,即FIR滤波器的系数,在连续四次乘法和累加过程中保持不变。这减少了开关活动,从而减少了功耗。对于最终结果的计算,每个MAC单元的四个部分和使用MAC之间的本地总线求和,从而减少了有效电容,从而提高了速度。采用TMS320C3x DSP的16位浮点格式。数据树乘法器和条件加法器在进一步提高乘法速度和降低功耗方面发挥了重要作用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Effectiveness of information systems security in IT organizations in Malaysia Minimization of the PAPR of OFDM by linear systematic block coding Analysis of fiber Bragg gratings apodized with linearly approximated segmented Gaussian function Design and implementation of autonomous distributed secret sharing storage system Low power design of block FIR filtering for high throughput rate applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1