An optimized Switched Current integrator

M. Fakhfakh, M. Loulou, N. Masmoudi
{"title":"An optimized Switched Current integrator","authors":"M. Fakhfakh, M. Loulou, N. Masmoudi","doi":"10.1109/ICM.2003.238356","DOIUrl":null,"url":null,"abstract":"Nowadays, Switched Current Technique is at the aim of interest. However, the running of this kind of cells is disturbed by several error sources which affect its performances. The Grounded Gate Class AB Memory Cell is adopted because it solves some of non-idealities affecting the conventional second generation Class A memory cell. Namely, the output to input conductances ratio error, maximum allowed input current and other imperfections like charge injection error and input to output conductance ratio error. Nevertheless, this cell has to be more improved. Thanks to technology evolution some error sources are becoming negligible such as errors due to charge injection. Thus we focused our work on optimizing the cell's settling time in order to get the 'fastest' cell. Since the key point to design high performance integrator is to design high performance memory cells, we use the optimized class AB grounded gate memory cell to design improved integrators suitable for designing high performance filters. MATLAB, AMS- 0.35 /spl mu/m process, SPICE and CADENCE simulation results are presented to show the good reached results.","PeriodicalId":180690,"journal":{"name":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2003.238356","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Nowadays, Switched Current Technique is at the aim of interest. However, the running of this kind of cells is disturbed by several error sources which affect its performances. The Grounded Gate Class AB Memory Cell is adopted because it solves some of non-idealities affecting the conventional second generation Class A memory cell. Namely, the output to input conductances ratio error, maximum allowed input current and other imperfections like charge injection error and input to output conductance ratio error. Nevertheless, this cell has to be more improved. Thanks to technology evolution some error sources are becoming negligible such as errors due to charge injection. Thus we focused our work on optimizing the cell's settling time in order to get the 'fastest' cell. Since the key point to design high performance integrator is to design high performance memory cells, we use the optimized class AB grounded gate memory cell to design improved integrators suitable for designing high performance filters. MATLAB, AMS- 0.35 /spl mu/m process, SPICE and CADENCE simulation results are presented to show the good reached results.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个优化的开关电流积分器
开关电流技术是目前研究的热点之一。然而,这种电池的运行受到多种误差源的干扰,影响其性能。采用接地门AB类存储单元解决了传统第二代A类存储单元的一些非理想性问题。即输出与输入电导比误差、最大允许输入电流以及电荷注入误差、输入与输出电导比误差等缺陷。然而,这种细胞还需要进一步改进。由于技术的发展,一些误差来源变得可以忽略不计,如电荷注入的误差。因此,我们的工作重点是优化电池的沉降时间,以获得“最快”的电池。由于设计高性能积分器的关键是设计高性能存储单元,因此我们使用优化的AB类接地门存储单元来设计适合设计高性能滤波器的改进积分器。给出了MATLAB、AMS- 0.35 /spl mu/m工艺、SPICE和CADENCE的仿真结果,表明了较好的效果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach Parasitic effect analysis for a differential LNA design Comparative energy and delay of energy recovery and square wave clock flip-flops for high-performance and low-power applications Ant colony algorithm for evolutionary design of arithmetic circuits Multifunction generator using Horner scheme and small tables
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1