Study on the latency efficient IFFT design method for low latency communication systems

In-Gul Jang, Gweon-Do Jo
{"title":"Study on the latency efficient IFFT design method for low latency communication systems","authors":"In-Gul Jang, Gweon-Do Jo","doi":"10.1109/ISPACS.2016.7824748","DOIUrl":null,"url":null,"abstract":"In this paper, we propose latency efficient Inverse Fast Fourier Transform (IFFT) design method reducing the latency of IFFT output through the reordering of IFFT input data from the resource element mapper to IFFT input signal. The IFFT core consumes a significant percentage for high speed communication systems such as Long Term Evolution (LTE). So, IFFT processor in the physical layer implementations of baseband modem which is important component since IFFT processors require large amount of area and processing power. Also, IFFT has quite long latency from IFFT input data to output data. Therefore latency efficient IFFT is needed for providing various applications such as real time service without latency. Proposed IFFT architecture reduces IFFT output data delay through the reduction of IFFT memory size and butterfly operation (e.g. addition / subtraction). Third Generation Partnership Project - Long Term Evolution (3GPP - LTE) systems use 2048-point FFT processor in the 20MHz bandwidth. Thus, input signal of the IFFT processor corresponding to guard band are assigned as null (‘0’). Based on the fact that there are many null as an input signals of IFFT, a hardware and latency efficient IFFT design method for low latency communication systems like 5G LTE is proposed. To verify the performance of the proposed algorithm, 2048 point FFT with radix-2 based SDF structure is used.","PeriodicalId":131543,"journal":{"name":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"97 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2016.7824748","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper, we propose latency efficient Inverse Fast Fourier Transform (IFFT) design method reducing the latency of IFFT output through the reordering of IFFT input data from the resource element mapper to IFFT input signal. The IFFT core consumes a significant percentage for high speed communication systems such as Long Term Evolution (LTE). So, IFFT processor in the physical layer implementations of baseband modem which is important component since IFFT processors require large amount of area and processing power. Also, IFFT has quite long latency from IFFT input data to output data. Therefore latency efficient IFFT is needed for providing various applications such as real time service without latency. Proposed IFFT architecture reduces IFFT output data delay through the reduction of IFFT memory size and butterfly operation (e.g. addition / subtraction). Third Generation Partnership Project - Long Term Evolution (3GPP - LTE) systems use 2048-point FFT processor in the 20MHz bandwidth. Thus, input signal of the IFFT processor corresponding to guard band are assigned as null (‘0’). Based on the fact that there are many null as an input signals of IFFT, a hardware and latency efficient IFFT design method for low latency communication systems like 5G LTE is proposed. To verify the performance of the proposed algorithm, 2048 point FFT with radix-2 based SDF structure is used.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
面向低时延通信系统的时延高效IFFT设计方法研究
在本文中,我们提出了延迟高效的快速反傅立叶变换(IFFT)设计方法,通过将IFFT输入数据从资源元素映射器到IFFT输入信号的重新排序来减少IFFT输出的延迟。对于长期演进(LTE)等高速通信系统,IFFT核心消耗了相当大的比例。因此,IFFT处理器在物理层实现基带调制解调器是重要的组成部分,因为IFFT处理器需要大量的面积和处理能力。此外,IFFT从输入数据到输出数据的延迟也很长。因此,需要延迟高效的IFFT来提供各种应用,如无延迟的实时服务。本文提出的IFFT架构通过减小IFFT内存大小和蝶式运算(例如加减法)来减少IFFT输出数据延迟。第三代合作伙伴计划-长期演进(3GPP - LTE)系统在20MHz带宽下使用2048点FFT处理器。因此,将保护带对应的IFFT处理器的输入信号赋值为null(' 0 ')。针对IFFT的输入信号中存在大量null的情况,提出了一种适用于5G LTE等低时延通信系统的硬件和时延高效的IFFT设计方法。为了验证该算法的性能,采用了基于基数2的SDF结构的2048点FFT。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
SDN experimental on the PSU network Time frequency analysis: A sparse S transform approach Automatic rule registration and deletion function on a packet lookup engine LSI Study on the latency efficient IFFT design method for low latency communication systems An inverse tone mapping operator based on Reinhard's global operator
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1