Reshma S. Kumar, R. Narang, Mridula Gupta, M. Saxena
{"title":"Performance evaluation of DG-MOSFETs and DG-TFETs with Ferroelectric insulation layer","authors":"Reshma S. Kumar, R. Narang, Mridula Gupta, M. Saxena","doi":"10.1109/icee50728.2020.9777088","DOIUrl":null,"url":null,"abstract":"In this work, we have presented the effect of Ferroelectric (FE) gate dielectric in Double Gate MOSFET and TFET and their contemporary Dopingless and Junctionless variants. A comprehensive and comparative analysis has been carried out to study the SS, $\\mathrm{I}_{\\text{ON}},\\mathrm{I}_{\\text{OFF}},\\mathrm{V}_{\\text{th}}$ and $\\mathrm{I}_{\\text{ON}}/\\mathrm{I}_{\\text{OFF}}$ ratio by choosing uniform values of gate workfunctions and suitable values of source/drain workfunctions and the FE parameters. The steepest SS of 20.28 mV/decade is observed in case of DGFeTFET with a boost of about 3 orders of magnitude in $\\mathrm{I}_{\\text{ON}}$ while the largest improvement in SS due to introduction of FE layer is shown by JLDGTFET. Further, the impact of variation of device geometrical parameter $(\\mathrm{t}_{\\text{fe}})$ and the ferroelectric parameters ($\\mathrm{E}_{\\mathrm{c}}$ and $\\mathrm{P}_{\\mathrm{s}})$ on drain current has also been studied.","PeriodicalId":436884,"journal":{"name":"2020 5th IEEE International Conference on Emerging Electronics (ICEE)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 5th IEEE International Conference on Emerging Electronics (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icee50728.2020.9777088","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this work, we have presented the effect of Ferroelectric (FE) gate dielectric in Double Gate MOSFET and TFET and their contemporary Dopingless and Junctionless variants. A comprehensive and comparative analysis has been carried out to study the SS, $\mathrm{I}_{\text{ON}},\mathrm{I}_{\text{OFF}},\mathrm{V}_{\text{th}}$ and $\mathrm{I}_{\text{ON}}/\mathrm{I}_{\text{OFF}}$ ratio by choosing uniform values of gate workfunctions and suitable values of source/drain workfunctions and the FE parameters. The steepest SS of 20.28 mV/decade is observed in case of DGFeTFET with a boost of about 3 orders of magnitude in $\mathrm{I}_{\text{ON}}$ while the largest improvement in SS due to introduction of FE layer is shown by JLDGTFET. Further, the impact of variation of device geometrical parameter $(\mathrm{t}_{\text{fe}})$ and the ferroelectric parameters ($\mathrm{E}_{\mathrm{c}}$ and $\mathrm{P}_{\mathrm{s}})$ on drain current has also been studied.