Sparse and efficient reduced order modeling of linear subcircuits with large number of terminals

P. Feldmann, Frank Liu
{"title":"Sparse and efficient reduced order modeling of linear subcircuits with large number of terminals","authors":"P. Feldmann, Frank Liu","doi":"10.1109/ICCAD.2004.1382548","DOIUrl":null,"url":null,"abstract":"In the process of designing state-of-the art VLSI circuit we often encounter large but highly structured linear subcircuits with large number of terminals. Classical examples are power supply networks, clock distribution networks, large data buses, etc. Various applications would benefit from efficient high level models of such networks. Unfortunately the existing model-order-reduction algorithms are not adapted to handle more than a few tens of terminals. This talk introduces RecMOR, an algorithm for the computation of reduced order models of structured linear circuits with numerous I/O ports. The algorithm exploits certain regularities of the subcircuit response that are typical in numerous applications of interest. When these regularities are present, the normally dense matrix-transfer function of the subcircuit contains sub-blocks that in some sense are significantly low rank and can be compactly modeled by the recently introduced SVDMOR algorithm. The new RecMOR algorithm decomposes the large matrix-transfer function recursively, and applies SVDMOR compression adaptively to the sub-blocks of the transfer function. The result is a reduced order model that is sparse, efficient, and directly usable as an efficient substitute of the subcircuit in circuit simulations. The method is illustrated on several circuit examples.","PeriodicalId":255227,"journal":{"name":"IEEE/ACM International Conference on Computer Aided Design, 2004. ICCAD-2004.","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"98","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE/ACM International Conference on Computer Aided Design, 2004. ICCAD-2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCAD.2004.1382548","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 98

Abstract

In the process of designing state-of-the art VLSI circuit we often encounter large but highly structured linear subcircuits with large number of terminals. Classical examples are power supply networks, clock distribution networks, large data buses, etc. Various applications would benefit from efficient high level models of such networks. Unfortunately the existing model-order-reduction algorithms are not adapted to handle more than a few tens of terminals. This talk introduces RecMOR, an algorithm for the computation of reduced order models of structured linear circuits with numerous I/O ports. The algorithm exploits certain regularities of the subcircuit response that are typical in numerous applications of interest. When these regularities are present, the normally dense matrix-transfer function of the subcircuit contains sub-blocks that in some sense are significantly low rank and can be compactly modeled by the recently introduced SVDMOR algorithm. The new RecMOR algorithm decomposes the large matrix-transfer function recursively, and applies SVDMOR compression adaptively to the sub-blocks of the transfer function. The result is a reduced order model that is sparse, efficient, and directly usable as an efficient substitute of the subcircuit in circuit simulations. The method is illustrated on several circuit examples.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有大量终端的线性子电路的稀疏高效降阶建模
在设计最先进的VLSI电路的过程中,我们经常遇到具有大量终端的大型但高度结构化的线性子电路。典型的例子是供电网络、时钟分配网络、大型数据总线等。各种应用将受益于这种网络的高效高层模型。遗憾的是,现有的模型降阶算法不适合处理几十个以上的终端。本讲座介绍了RecMOR算法,一种用于计算具有多个I/O端口的结构化线性电路的降阶模型的算法。该算法利用了子电路响应的某些规律,这些规律在许多感兴趣的应用中是典型的。当这些规律存在时,子电路的通常密集矩阵传递函数包含在某种意义上明显低秩的子块,并且可以用最近引入的SVDMOR算法紧凑地建模。该算法对大矩阵传递函数进行递归分解,并对传递函数的子块进行自适应SVDMOR压缩。其结果是一个稀疏、高效的降阶模型,可直接用作电路仿真中子电路的有效替代品。通过几个电路实例说明了该方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
HiSIM: hierarchical interconnect-centric circuit simulator Sparse and efficient reduced order modeling of linear subcircuits with large number of terminals How to bridge the abstraction gap in system level modeling and design Analysis and evaluation of a hybrid interconnect structure for FPGAs Analytical modeling of crosstalk noise waveforms using Weibull function
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1