Design and implementation of a forward two-PLL Diophantine Frequency Synthesizer with 500× resolution improvement

P. Sotiriadis
{"title":"Design and implementation of a forward two-PLL Diophantine Frequency Synthesizer with 500× resolution improvement","authors":"P. Sotiriadis","doi":"10.1109/FREQ.2008.4623064","DOIUrl":null,"url":null,"abstract":"The design, implementation and measurements of a forward two-PLL diophantine frequency synthesizer are presented. This case study illustrates how the diophantine frequency synthesis (DFS) methodology, introduced at the IEEE frequency control symposium of 2006, is used to design a two-PLL synthesizer with frequency resolution 500 times finer than that of the two constituent PLLs while maintaining the PLLspsila phase-comparator frequencies, loop-bandwidths, frequency ranges and spectral purity. The Diophantine frequency synthesizer is driven by a 30 MHz input reference and provides an output frequency range of 0 - 30 MHz with 60 Hz resolution when the output-frequency resolutions of the two constituent PLLs are 29 kHz and 31 kHz.","PeriodicalId":220442,"journal":{"name":"2008 IEEE International Frequency Control Symposium","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Frequency Control Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/FREQ.2008.4623064","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The design, implementation and measurements of a forward two-PLL diophantine frequency synthesizer are presented. This case study illustrates how the diophantine frequency synthesis (DFS) methodology, introduced at the IEEE frequency control symposium of 2006, is used to design a two-PLL synthesizer with frequency resolution 500 times finer than that of the two constituent PLLs while maintaining the PLLspsila phase-comparator frequencies, loop-bandwidths, frequency ranges and spectral purity. The Diophantine frequency synthesizer is driven by a 30 MHz input reference and provides an output frequency range of 0 - 30 MHz with 60 Hz resolution when the output-frequency resolutions of the two constituent PLLs are 29 kHz and 31 kHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
前向双锁相环丢番汀频率合成器的设计与实现,分辨率提高500倍
介绍了一种正向双锁相环丢芬汀频率合成器的设计、实现和测量。本案例研究说明了在2006年IEEE频率控制研讨会上介绍的丢芬图频率合成(DFS)方法如何用于设计频率分辨率比两个组成锁相环精细500倍的双锁相环合成器,同时保持PLLspsila相位比较器频率、环路带宽、频率范围和频谱纯度。Diophantine频率合成器由一个30 MHz的输入基准驱动,当两个组成锁相环的输出频率分辨率分别为29 kHz和31 kHz时,输出频率范围为0 - 30 MHz,分辨率为60 Hz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Tutorial session Methanol sensor using a surface acoustic wave Finite Element Analysis of thickness shear crystals with surface irregularities Method of power recycling in co-axial mach zender interferometers for low noise measurements Detailed description of FCs1: NRC’s cesium fountain primary standard
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1