{"title":"Design and Analysis of Self-write-terminated Hybrid STT-MTJ/CMOS Logic Gates using LIM Architecture","authors":"Prashanth Barla, Vinod Kumar Joshi, S. Bhat","doi":"10.1109/DISCOVER52564.2021.9663697","DOIUrl":null,"url":null,"abstract":"Among all spintronics devices, spin transfer torque (STT) magnetic tunnel junction (MTJ) is the most promising candidate for logic-in-memory (LIM) architecture. It alleviates the performance degradation observed in the present CMOS circuits which are built using standard von-Neumann architecture. However STT-MTJ suffers the issues such as switching delay due to stochasticity as well as wastage of write power. Hence, in this work continuous monitoring and self-write-termination (SWT) process is adopted for STT-MTJs and studied the performance of all the logic gates; AND/NAND, OR/NOR and XOR/XNOR developed using LIM architecture. Investigation of the read/write power, read/write delay, read/write power delay product and transistor count of SWT-STT-MTJ/CMOS logic gates are performed and compared them with its conventional counterparts. Further, Monte-Carlo simulations are also conducted to study the behavior of hybrid logic gates for variations that could occur during fabrication. The simulation results reveal that SWT-STT-MTJ/CMOS logic gates dissipates lower power, PDP and produce quicker output response.","PeriodicalId":413789,"journal":{"name":"2021 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DISCOVER52564.2021.9663697","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Among all spintronics devices, spin transfer torque (STT) magnetic tunnel junction (MTJ) is the most promising candidate for logic-in-memory (LIM) architecture. It alleviates the performance degradation observed in the present CMOS circuits which are built using standard von-Neumann architecture. However STT-MTJ suffers the issues such as switching delay due to stochasticity as well as wastage of write power. Hence, in this work continuous monitoring and self-write-termination (SWT) process is adopted for STT-MTJs and studied the performance of all the logic gates; AND/NAND, OR/NOR and XOR/XNOR developed using LIM architecture. Investigation of the read/write power, read/write delay, read/write power delay product and transistor count of SWT-STT-MTJ/CMOS logic gates are performed and compared them with its conventional counterparts. Further, Monte-Carlo simulations are also conducted to study the behavior of hybrid logic gates for variations that could occur during fabrication. The simulation results reveal that SWT-STT-MTJ/CMOS logic gates dissipates lower power, PDP and produce quicker output response.