Design and Analysis of Self-write-terminated Hybrid STT-MTJ/CMOS Logic Gates using LIM Architecture

Prashanth Barla, Vinod Kumar Joshi, S. Bhat
{"title":"Design and Analysis of Self-write-terminated Hybrid STT-MTJ/CMOS Logic Gates using LIM Architecture","authors":"Prashanth Barla, Vinod Kumar Joshi, S. Bhat","doi":"10.1109/DISCOVER52564.2021.9663697","DOIUrl":null,"url":null,"abstract":"Among all spintronics devices, spin transfer torque (STT) magnetic tunnel junction (MTJ) is the most promising candidate for logic-in-memory (LIM) architecture. It alleviates the performance degradation observed in the present CMOS circuits which are built using standard von-Neumann architecture. However STT-MTJ suffers the issues such as switching delay due to stochasticity as well as wastage of write power. Hence, in this work continuous monitoring and self-write-termination (SWT) process is adopted for STT-MTJs and studied the performance of all the logic gates; AND/NAND, OR/NOR and XOR/XNOR developed using LIM architecture. Investigation of the read/write power, read/write delay, read/write power delay product and transistor count of SWT-STT-MTJ/CMOS logic gates are performed and compared them with its conventional counterparts. Further, Monte-Carlo simulations are also conducted to study the behavior of hybrid logic gates for variations that could occur during fabrication. The simulation results reveal that SWT-STT-MTJ/CMOS logic gates dissipates lower power, PDP and produce quicker output response.","PeriodicalId":413789,"journal":{"name":"2021 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics (DISCOVER)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DISCOVER52564.2021.9663697","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Among all spintronics devices, spin transfer torque (STT) magnetic tunnel junction (MTJ) is the most promising candidate for logic-in-memory (LIM) architecture. It alleviates the performance degradation observed in the present CMOS circuits which are built using standard von-Neumann architecture. However STT-MTJ suffers the issues such as switching delay due to stochasticity as well as wastage of write power. Hence, in this work continuous monitoring and self-write-termination (SWT) process is adopted for STT-MTJs and studied the performance of all the logic gates; AND/NAND, OR/NOR and XOR/XNOR developed using LIM architecture. Investigation of the read/write power, read/write delay, read/write power delay product and transistor count of SWT-STT-MTJ/CMOS logic gates are performed and compared them with its conventional counterparts. Further, Monte-Carlo simulations are also conducted to study the behavior of hybrid logic gates for variations that could occur during fabrication. The simulation results reveal that SWT-STT-MTJ/CMOS logic gates dissipates lower power, PDP and produce quicker output response.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于LIM结构的自写端STT-MTJ/CMOS混合逻辑门设计与分析
在所有自旋电子学器件中,自旋传递扭矩(STT)磁隧道结(MTJ)是最有希望应用于内存逻辑(LIM)结构的器件。它减轻了目前使用标准冯-诺伊曼结构构建的CMOS电路中观察到的性能下降。然而,STT-MTJ存在一些问题,如由于随机性导致的切换延迟以及写功率的浪费。因此,本文对stt - mtj采用连续监测和自写终止(SWT)工艺,研究了各逻辑门的性能;采用LIM架构开发AND/NAND、OR/NOR和XOR/XNOR。对SWT-STT-MTJ/CMOS逻辑门的读写功率、读写延迟、读写功率延迟积和晶体管数进行了研究,并与传统逻辑门进行了比较。此外,还进行了蒙特卡罗模拟来研究混合逻辑门在制造过程中可能发生的变化的行为。仿真结果表明,SWT-STT-MTJ/CMOS逻辑门功耗低,PDP低,输出响应快。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Biosensors for the Detection of Toxic Contaminants from Water Reservoirs Essential for Potable and Agriculture Needs: A Review High Performance Variable Precision Multiplier and Accumulator Unit for Digital Filter Applications PCA and SVM Technique for Epileptic Seizure Classification Design and Analysis of Self-write-terminated Hybrid STT-MTJ/CMOS Logic Gates using LIM Architecture Joint Trajectory Tracking of Two- link Flexible Manipulator in Presence of Matched Uncertainty
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1