FULL ADDER CIRCUIT DESIGN WITH LOW POWER AND HIGH SPEED AT 0.25µM CMOS TECHNOLOGY USING TANNER EDA

Visanthi. V.P
{"title":"FULL ADDER CIRCUIT DESIGN WITH LOW POWER AND HIGH SPEED AT 0.25µM CMOS TECHNOLOGY USING TANNER EDA","authors":"Visanthi. V.P","doi":"10.54473/ijtret.2023.7109","DOIUrl":null,"url":null,"abstract":"A CMOS Full Adder is designed using Tanner EDA Tool based on 0.25µm CMOS Technology. In the arithmetic logic unit (ALU), the full adder cell is one of the most frequently utilized digital circuit components and the fundamental functional unit of all computational circuits. Right now, a lot of work has been done to improve the architecture and functionality of full adder circuit designs. In this research, two innovative 1-bit full adder cell designs are developed using ten transistors and 0.25mm CMOS technology (10-T). Tanner software tools will be used in the design of the CMOS full adder to simulate the schematic and layout as well as compare the schematic and layout for the purpose of determining precise design limitations. As part of this, we are going to perform the simulation of the CMOS full adder using T-SPICE of Tanner EDA and its layout design using the Microwind tool. The parameters such as power consumption, Area, Propagation Delay, and Power Delay Product (PDP) are evaluated to analyze the proposed one-bit full adder","PeriodicalId":127327,"journal":{"name":"International Journal Of Trendy Research In Engineering And Technology","volume":"372 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal Of Trendy Research In Engineering And Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.54473/ijtret.2023.7109","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A CMOS Full Adder is designed using Tanner EDA Tool based on 0.25µm CMOS Technology. In the arithmetic logic unit (ALU), the full adder cell is one of the most frequently utilized digital circuit components and the fundamental functional unit of all computational circuits. Right now, a lot of work has been done to improve the architecture and functionality of full adder circuit designs. In this research, two innovative 1-bit full adder cell designs are developed using ten transistors and 0.25mm CMOS technology (10-T). Tanner software tools will be used in the design of the CMOS full adder to simulate the schematic and layout as well as compare the schematic and layout for the purpose of determining precise design limitations. As part of this, we are going to perform the simulation of the CMOS full adder using T-SPICE of Tanner EDA and its layout design using the Microwind tool. The parameters such as power consumption, Area, Propagation Delay, and Power Delay Product (PDP) are evaluated to analyze the proposed one-bit full adder
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用tanner eda的全加法电路设计,采用0.25µm cmos技术,具有低功耗和高速
采用Tanner EDA工具设计了基于0.25µm CMOS技术的CMOS全加法器。在算术逻辑单元(ALU)中,全加法器单元是最常用的数字电路元件之一,是所有计算电路的基本功能单元。目前,已经做了很多工作来改进全加法器电路设计的架构和功能。在本研究中,使用10个晶体管和0.25mm CMOS技术(10-T)开发了两个创新的1位全加法器单元设计。在CMOS全加法器的设计中,将使用Tanner软件工具对原理图和版图进行仿真,并对原理图和版图进行比较,以确定精确的设计限制。作为其中的一部分,我们将使用Tanner EDA的T-SPICE对CMOS全加法器进行仿真,并使用Microwind工具对其进行布局设计。通过对功耗、面积、传播延迟和功率延迟积(PDP)等参数的评估来分析所提出的1位全加法器
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Self Driving Car using Machine Learning and IOT ML BASED STOCK AND SUPPLY REGULATION SYSTEM MINIMIZATION OF WELD DEFECTS IN MIG AND TIG WELDING VACCINE REGISTRATION SYSTEM INTEGRATED WITH KEYCLOAK REVIEW ON INTEGRATION OF BIG DATA IN IOT AGRICULTURE SYSTEM
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1