Design of non-volatile 4T-2 magnetic tunnel junction based random access memory cell

Ankit Singh Kushwah, S. Akashe
{"title":"Design of non-volatile 4T-2 magnetic tunnel junction based random access memory cell","authors":"Ankit Singh Kushwah, S. Akashe","doi":"10.1109/CIPECH.2014.7019107","DOIUrl":null,"url":null,"abstract":"In this report, we presented an NV Random Access Memory cell using a novel easy and proficient model of Spin Transfer Torque Magnetic Tunnel Junction (STT-MTJ). Magnetic tunnel junction (MTJ) devices are CMOS well suited with high steadiness, high dependability and non-volatility. The combination of magnetic tunnel junction with CMOS circuits in magnetic RAM (MRAM) or Magnetic FPGA can get the digital circuits to major advantages related with non-volatile facility like immediate on/off, Zero standby power use of goods and services. MTJ (Magnetic Tunnel Junction) devices have various advantages over other magneto-resistive devices for use in MRAM cells, like MRAM produces a big signal for the read operation and a varying resistance that can make the circuit. Due to these attributes, MTJ-MRAM can operate at high velocity. A completed simulation model for the 4T and 2MTJ SRAM design is shown in this report, which is grounded on the recently confirmed STT (Spin-Transfer Torque) writing technique which promises to take down the switching current losing to ~120μA and the STT RAM cache reduces total power consumption from 13.6μW -8.2μW. This model has been confirmed in Verilog A language and the whole work carried out and ran out on cadence virtuoso platform at 45nm.","PeriodicalId":170027,"journal":{"name":"2014 Innovative Applications of Computational Intelligence on Power, Energy and Controls with their impact on Humanity (CIPECH)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 Innovative Applications of Computational Intelligence on Power, Energy and Controls with their impact on Humanity (CIPECH)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIPECH.2014.7019107","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this report, we presented an NV Random Access Memory cell using a novel easy and proficient model of Spin Transfer Torque Magnetic Tunnel Junction (STT-MTJ). Magnetic tunnel junction (MTJ) devices are CMOS well suited with high steadiness, high dependability and non-volatility. The combination of magnetic tunnel junction with CMOS circuits in magnetic RAM (MRAM) or Magnetic FPGA can get the digital circuits to major advantages related with non-volatile facility like immediate on/off, Zero standby power use of goods and services. MTJ (Magnetic Tunnel Junction) devices have various advantages over other magneto-resistive devices for use in MRAM cells, like MRAM produces a big signal for the read operation and a varying resistance that can make the circuit. Due to these attributes, MTJ-MRAM can operate at high velocity. A completed simulation model for the 4T and 2MTJ SRAM design is shown in this report, which is grounded on the recently confirmed STT (Spin-Transfer Torque) writing technique which promises to take down the switching current losing to ~120μA and the STT RAM cache reduces total power consumption from 13.6μW -8.2μW. This model has been confirmed in Verilog A language and the whole work carried out and ran out on cadence virtuoso platform at 45nm.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于非易失性4T-2磁隧道结的随机存取存储单元设计
在这篇报告中,我们提出了一个NV随机存取记忆单元,使用一种新的简单和精通的自旋传递扭矩磁隧道结(STT-MTJ)模型。磁隧道结(MTJ)器件具有高稳定性、高可靠性和无挥发性等特点,是CMOS器件的理想选择。磁性隧道结与磁性RAM (MRAM)或磁性FPGA中的CMOS电路的结合可以使数字电路具有与非易失性设施相关的主要优势,例如立即开/关,零待机电源使用商品和服务。MTJ(磁隧道结)器件与其他磁阻器件相比,在MRAM单元中使用具有各种优势,例如MRAM产生用于读取操作的大信号和可以使电路产生变化的电阻。由于这些属性,MTJ-MRAM可以高速运行。本文给出了一个完整的4T和2MTJ SRAM设计仿真模型,该模型基于最近确认的STT (Spin-Transfer Torque)写入技术,该技术有望将开关电流损耗降低到~120μA, STT RAM缓存将总功耗从13.6μW降低到8.2μ w。该模型已在Verilog A语言中进行了验证,整个工作在45纳米的cadence virtuoso平台上进行并运行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Hybrid CMOS-memristor 4T-NVSRAM cell for low power applications VLSI architecture and implementation of statistical multiplexer A comparative analysis of ant colony optimization for its applications into software testing Neurofuzzy inference system for diagnosis of Leukemia Computation & analysis of aluminum and steel structures by using ABAQUS software for engineering applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1