{"title":"FPGA-Based Image Processor for Sensor Nodes in a Sensor Network","authors":"M. Yoshimura, H. Kawai, T. Iyota, Yongwoon Choi","doi":"10.2174/1876825300902010007","DOIUrl":null,"url":null,"abstract":"A field-programmable-gate-array- (FPGA-) based image processor which can be used for sensor nodes in a sensor network has been proposed and developed. Image processors for the nodes must satisfy requirements such as low power consumption, small circuitry scale, and modifiability of the hardware architecture. By developing an image proces- sor designed using an FPGA, SRAM modules, and the vector code correlation method which is suitable for the construc- tion of the target hardware architecture, it was possible to ensure that the processor satisfies these requirements. In this paper, we present the details of this image processor, which employs the template matching method for target tracking as well as the background subtraction method for object extraction. In addition, in order to verify its applicability in sensor nodes, we demonstrate the usefulness of the image processor from the results of an experiment in which the template matching and background subtraction methods were implemented simultaneously.","PeriodicalId":147157,"journal":{"name":"The Open Signal Processing Journal","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The Open Signal Processing Journal","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2174/1876825300902010007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
Abstract
A field-programmable-gate-array- (FPGA-) based image processor which can be used for sensor nodes in a sensor network has been proposed and developed. Image processors for the nodes must satisfy requirements such as low power consumption, small circuitry scale, and modifiability of the hardware architecture. By developing an image proces- sor designed using an FPGA, SRAM modules, and the vector code correlation method which is suitable for the construc- tion of the target hardware architecture, it was possible to ensure that the processor satisfies these requirements. In this paper, we present the details of this image processor, which employs the template matching method for target tracking as well as the background subtraction method for object extraction. In addition, in order to verify its applicability in sensor nodes, we demonstrate the usefulness of the image processor from the results of an experiment in which the template matching and background subtraction methods were implemented simultaneously.