{"title":"A Design of 6-bit 125-MS/s SAR ADC in 0.13-µm MM/RF CMOS Process","authors":"R. Rajendran, P. Ramakrishna","doi":"10.1109/ISED.2012.63","DOIUrl":null,"url":null,"abstract":"The design of a 6bit 125MS/s Successive Approximation (SAR) Analog to Digital Converter (ADC) that uses modified switching technique has been presented in this paper. This modified switching technique requires only half the number capacitors and achieves a switching energy reduction of about 91.5% when compared with conventional SAR ADC approach. This scheme also reduces by half the DAC capacitor array output settling time during bit cycling sequence. This SAR ADC with modified switching technique has been designed and simulated in UMC 0.13u MM/RF CMOS process. This design works with the clock frequency of 1GHz achieving a maximum sampling rate of 125MS/s and consumes 5.16mW power with 1.2V supply voltage and 800mVpp differential input range. The simulated dynamic performance indicates an SNDR and SFDR of 37.97dB and 54.35dB respectively.","PeriodicalId":276803,"journal":{"name":"2012 International Symposium on Electronic System Design (ISED)","volume":"451 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Electronic System Design (ISED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2012.63","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
The design of a 6bit 125MS/s Successive Approximation (SAR) Analog to Digital Converter (ADC) that uses modified switching technique has been presented in this paper. This modified switching technique requires only half the number capacitors and achieves a switching energy reduction of about 91.5% when compared with conventional SAR ADC approach. This scheme also reduces by half the DAC capacitor array output settling time during bit cycling sequence. This SAR ADC with modified switching technique has been designed and simulated in UMC 0.13u MM/RF CMOS process. This design works with the clock frequency of 1GHz achieving a maximum sampling rate of 125MS/s and consumes 5.16mW power with 1.2V supply voltage and 800mVpp differential input range. The simulated dynamic performance indicates an SNDR and SFDR of 37.97dB and 54.35dB respectively.