FPGA implementation of a space-time trellis decoder

Marciano S. Calayag, Sarah Isolde T. Servano, Kristina R. Tuazon, R. U. Lorenzo, J. Marciano
{"title":"FPGA implementation of a space-time trellis decoder","authors":"Marciano S. Calayag, Sarah Isolde T. Servano, Kristina R. Tuazon, R. U. Lorenzo, J. Marciano","doi":"10.1109/SCORED.2009.5443323","DOIUrl":null,"url":null,"abstract":"This paper describes the real-time implementation of a space-time trellis encoder and decoder using the Xilinx Virtex-4™FX12 FPGA. The code uses a generator matrix designed for 4-state space-time trellis (STT) that uses Quadrature Phase Shift Keying (QPSK) modulation scheme. The decoding process was done using Maximum Likelihood (ML) through the Viterbi Algorithm. The results show that the STT decoder can successfully decipher the encoded symbols from the STT encoder and that it can fully recover the original data in the absence of noise. The data rate of the decoder was 6.25 Msymbols/s. It was shown that 14% of the logic elements in Virtex 4 FPGA were used in implementing an encoder-decoder system.","PeriodicalId":443287,"journal":{"name":"2009 IEEE Student Conference on Research and Development (SCOReD)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Student Conference on Research and Development (SCOReD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCORED.2009.5443323","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper describes the real-time implementation of a space-time trellis encoder and decoder using the Xilinx Virtex-4™FX12 FPGA. The code uses a generator matrix designed for 4-state space-time trellis (STT) that uses Quadrature Phase Shift Keying (QPSK) modulation scheme. The decoding process was done using Maximum Likelihood (ML) through the Viterbi Algorithm. The results show that the STT decoder can successfully decipher the encoded symbols from the STT encoder and that it can fully recover the original data in the absence of noise. The data rate of the decoder was 6.25 Msymbols/s. It was shown that 14% of the logic elements in Virtex 4 FPGA were used in implementing an encoder-decoder system.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个时空网格解码器的FPGA实现
本文介绍了一种基于Xilinx Virtex-4™FX12 FPGA的时空网格编码器和解码器的实时实现。该代码使用一个为四态时空网格(STT)设计的生成器矩阵,该矩阵使用正交相移键控(QPSK)调制方案。解码过程通过Viterbi算法使用最大似然(ML)完成。实验结果表明,STT解码器能够成功地对STT编码器输入的编码符号进行译码,并能在无噪声的情况下完全恢复原始数据。解码器的数据速率为6.25 Msymbols/s。结果表明,Virtex 4 FPGA中14%的逻辑元件被用于实现编解码器系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Malaysian peak daily load forecasting Design of portable mini anechoic chamber using low cost composite absorber UKM campus bus identification and monitoring using RFID and GIS System identification to forecast electricity loads Case study of Short Term Load Forecasting for weekends
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1