ESD Robustness of 40-V CMOS Devices With/Without Drift Implant

W. Chang, M. Ker, T. Lai, Tien-Hao Tang, K. Su
{"title":"ESD Robustness of 40-V CMOS Devices With/Without Drift Implant","authors":"W. Chang, M. Ker, T. Lai, Tien-Hao Tang, K. Su","doi":"10.1109/IRWS.2006.305237","DOIUrl":null,"url":null,"abstract":"The dependences of device structures and layout parameters on ESD robustness in a 40-V CMOS process have been investigated in silicon chips. From the experimental results, the high-voltage (HV) MOSFETs without drift implant in the drain region have better TLP-measured It2 and ESD robustness than those with drift implant in the drain region. Furthermore, the It2 and ESD level of HV MOSFETs can be increased as the layout spacing from the drain diffusion to polygate is increased","PeriodicalId":199223,"journal":{"name":"2006 IEEE International Integrated Reliability Workshop Final Report","volume":"71 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.2006.305237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The dependences of device structures and layout parameters on ESD robustness in a 40-V CMOS process have been investigated in silicon chips. From the experimental results, the high-voltage (HV) MOSFETs without drift implant in the drain region have better TLP-measured It2 and ESD robustness than those with drift implant in the drain region. Furthermore, the It2 and ESD level of HV MOSFETs can be increased as the layout spacing from the drain diffusion to polygate is increased
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
40-V CMOS器件的ESD稳健性
在硅片上研究了40 v CMOS工艺中器件结构和布局参数对ESD稳健性的影响。从实验结果来看,漏极区没有漂移植入的高压mosfet比漏极区有漂移植入的高压mosfet具有更好的tlp测量It2和ESD鲁棒性。此外,HV mosfet的It2和ESD水平可以随着漏极扩散到多栅极的布局间距的增加而增加
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Product Reliability Trends, Derating Considerations and Failure Mechanisms with Scaled CMOS Lithography CD Variation effects on LFNDMOS Transistor Hot-Carrier Degradation Study of Electrically Programmable Fuses through Series of I-V Measurements A Critical Failure Source in 65nm-MLC NOR Flash Memory Incorporating Co-Salicidation Process Modeling of Dispersive Transport in the Context of Negative Bias Temperature Instability
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1