{"title":"Monte Carlo simulations of inverse channel versus implant free In0.3Ga0.7As MOSFETs","authors":"K. Kalna, J. Ayubi-Moak","doi":"10.1109/IWCE.2012.6242838","DOIUrl":null,"url":null,"abstract":"A performance of two n-type III-V MOSFET based on an In0.3Ga0.7As channel architecture: a surface channel design with implanted source/drain contacts and a δ-doped, implant-free design, is compared when scaled to gate lengths of 35 nm, 25 nm and 18 nm. The transistor characteristics are simulated using ensemble heterostructure finite element Monte Carlo device simulations assisted by drift-diffusion simulations in a sub-threshold region. The Monte Carlo simulations include a calibrated quantum corrections for each of the scaled transistor and two interface related scattering mechanisms: interface roughness and interface phonons at the interface of polar-polar materials. The scaling of surface channel MOSFETs delivers an increase in the device on-current despite the negative impact of interface phonons, while the implant free MOSFETs scaled to 18 nm gate length suffer substantially from a largely enhanced scattering due to interface roughness and phonons.","PeriodicalId":375453,"journal":{"name":"2012 15th International Workshop on Computational Electronics","volume":"40 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 15th International Workshop on Computational Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWCE.2012.6242838","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
A performance of two n-type III-V MOSFET based on an In0.3Ga0.7As channel architecture: a surface channel design with implanted source/drain contacts and a δ-doped, implant-free design, is compared when scaled to gate lengths of 35 nm, 25 nm and 18 nm. The transistor characteristics are simulated using ensemble heterostructure finite element Monte Carlo device simulations assisted by drift-diffusion simulations in a sub-threshold region. The Monte Carlo simulations include a calibrated quantum corrections for each of the scaled transistor and two interface related scattering mechanisms: interface roughness and interface phonons at the interface of polar-polar materials. The scaling of surface channel MOSFETs delivers an increase in the device on-current despite the negative impact of interface phonons, while the implant free MOSFETs scaled to 18 nm gate length suffer substantially from a largely enhanced scattering due to interface roughness and phonons.