{"title":"Design and FPGA implementation of biorthogonal discrete wavelet transforms","authors":"M. Nibouche, A. Bouridane, O. Nibouche","doi":"10.1109/EURCON.2001.937774","DOIUrl":null,"url":null,"abstract":"FPGA technology offers an attractive combination of low cost and high performance combined with an apparent flexibility. Although the programming model, which FPGA typically present to signal/image processing application developers, is prohibitively low-level, they remain very good target devices for rapid prototyping. The purpose of this paper is to present a methodology for rapid prototyping of biorthogonal wavelet transforms on FPGA. The methodology is based on an adequate partitioning of a bit-serial, time-interleaved \"wait cycles\" free architecture. The efficiency of the approach has been verified on the Xilinx 4000 FPGA series.","PeriodicalId":205662,"journal":{"name":"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"EUROCON'2001. International Conference on Trends in Communications. Technical Program, Proceedings (Cat. No.01EX439)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EURCON.2001.937774","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
FPGA technology offers an attractive combination of low cost and high performance combined with an apparent flexibility. Although the programming model, which FPGA typically present to signal/image processing application developers, is prohibitively low-level, they remain very good target devices for rapid prototyping. The purpose of this paper is to present a methodology for rapid prototyping of biorthogonal wavelet transforms on FPGA. The methodology is based on an adequate partitioning of a bit-serial, time-interleaved "wait cycles" free architecture. The efficiency of the approach has been verified on the Xilinx 4000 FPGA series.