Impact of Load Capacitance and Interface Trap Charges On Dynamic Behaviour of Double-Gate Junctionless Transistor Based CMOS Inverter

Neha Garg, Yogesh Pratap, S. Kabra
{"title":"Impact of Load Capacitance and Interface Trap Charges On Dynamic Behaviour of Double-Gate Junctionless Transistor Based CMOS Inverter","authors":"Neha Garg, Yogesh Pratap, S. Kabra","doi":"10.1109/UPCON56432.2022.9986429","DOIUrl":null,"url":null,"abstract":"This research work presents, the dynamic behavior of CMOS inverter designed using n-MOS and p-MOS double-gate junctionless transistors (DG-JLT). Rise time, fall time, propagation delay, and dynamic power dissipation are used to assess the CMOS inverter's performance using ATLAS-3D device simulator. Three-stage ring oscillator is implemented using DG-JLT and its frequency is utilized for propagation delay and dynamic power consumption calculation. Various performance metrics are calculated considering three values of load capacitance (21aF, 31.5aF, and 42aF) to take into account parasitic capacitance and it is observed that with the increase in value of load capacitance from 21aF to 42aF the rise time, fall time, delay and dynamic power consumption increases by 26%,18.18%,16.06%, and 71.70% respectively. In addition, the change in the various parameters of the CMOS inverter because of the presence of two different interface trap charge density profiles is also analyzed. It has been observed that existence of positive charges reduces the load capacitance.","PeriodicalId":185782,"journal":{"name":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPCON56432.2022.9986429","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This research work presents, the dynamic behavior of CMOS inverter designed using n-MOS and p-MOS double-gate junctionless transistors (DG-JLT). Rise time, fall time, propagation delay, and dynamic power dissipation are used to assess the CMOS inverter's performance using ATLAS-3D device simulator. Three-stage ring oscillator is implemented using DG-JLT and its frequency is utilized for propagation delay and dynamic power consumption calculation. Various performance metrics are calculated considering three values of load capacitance (21aF, 31.5aF, and 42aF) to take into account parasitic capacitance and it is observed that with the increase in value of load capacitance from 21aF to 42aF the rise time, fall time, delay and dynamic power consumption increases by 26%,18.18%,16.06%, and 71.70% respectively. In addition, the change in the various parameters of the CMOS inverter because of the presence of two different interface trap charge density profiles is also analyzed. It has been observed that existence of positive charges reduces the load capacitance.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
负载电容和界面陷阱电荷对双栅无结晶体管CMOS逆变器动态特性的影响
本文研究了采用n-MOS和p-MOS双栅无结晶体管(DG-JLT)设计的CMOS逆变器的动态特性。利用ATLAS-3D器件模拟器,利用上升时间、下降时间、传播延迟和动态功耗来评估CMOS逆变器的性能。采用DG-JLT实现了三级环形振荡器,并利用其频率计算传播时延和动态功耗。根据负载电容21aF、31.5aF和42aF三个值计算各项性能指标,并考虑寄生电容,观察到负载电容从21aF增加到42aF,上升时间、下降时间、延迟和动态功耗分别增加26%、18.18%、16.06%和71.70%。此外,还分析了两种不同界面阱电荷密度分布对CMOS逆变器各参数的影响。已经观察到,正电荷的存在降低了负载电容。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Mains Interface Circuit Design for Traveling Wave Tube Amplifier A Passive Technique for Detecting Islanding Using Voltage Sequence Component A Unified Framework for Covariance Adaptation with Multiple Source Domains Advance Sensor for Monitoring Electrolyte Leakage in Lithium-ion Batteries for Electric Vehicles A comparative study of survey papers based on energy efficient, coverage-aware, and fault tolerant in static sink node of WSN
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1